IL110610A - Data bus - Google Patents
Data busInfo
- Publication number
- IL110610A IL110610A IL110610A IL11061094A IL110610A IL 110610 A IL110610 A IL 110610A IL 110610 A IL110610 A IL 110610A IL 11061094 A IL11061094 A IL 11061094A IL 110610 A IL110610 A IL 110610A
- Authority
- IL
- Israel
- Prior art keywords
- bus
- address
- data
- request signal
- data bus
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
- G06F13/16—Handling requests for interconnection or transfer for access to memory bus
- G06F13/1605—Handling requests for interconnection or transfer for access to memory bus based on arbitration
- G06F13/161—Handling requests for interconnection or transfer for access to memory bus based on arbitration with latency improvement
- G06F13/1626—Handling requests for interconnection or transfer for access to memory bus based on arbitration with latency improvement by reordering requests
- G06F13/1631—Handling requests for interconnection or transfer for access to memory bus based on arbitration with latency improvement by reordering requests through address comparison
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
- G06F12/02—Addressing or allocation; Relocation
- G06F12/08—Addressing or allocation; Relocation in hierarchically structured memory systems, e.g. virtual memory systems
- G06F12/0802—Addressing of a memory level in which the access to the desired data or data block requires associative addressing means, e.g. caches
- G06F12/0877—Cache access modes
- G06F12/0879—Burst mode
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
- G06F13/20—Handling requests for interconnection or transfer for access to input/output bus
- G06F13/28—Handling requests for interconnection or transfer for access to input/output bus using burst mode transfer, e.g. direct memory access DMA, cycle steal
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/38—Information transfer, e.g. on bus
- G06F13/42—Bus transfer protocol, e.g. handshake; Synchronisation
- G06F13/4204—Bus transfer protocol, e.g. handshake; Synchronisation on a parallel bus
- G06F13/4234—Bus transfer protocol, e.g. handshake; Synchronisation on a parallel bus being a memory bus
- G06F13/4243—Bus transfer protocol, e.g. handshake; Synchronisation on a parallel bus being a memory bus with synchronous protocol
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Bus Control (AREA)
- Information Transfer Systems (AREA)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
GB9317361A GB2281137B (en) | 1993-08-20 | 1993-08-20 | Data bus |
Publications (2)
Publication Number | Publication Date |
---|---|
IL110610A0 IL110610A0 (en) | 1994-11-11 |
IL110610A true IL110610A (en) | 1997-04-15 |
Family
ID=10740798
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
IL110610A IL110610A (en) | 1993-08-20 | 1994-08-09 | Data bus |
Country Status (13)
Country | Link |
---|---|
US (1) | US5680643A (ja) |
EP (1) | EP0714536B1 (ja) |
JP (1) | JP3150154B2 (ja) |
KR (1) | KR100317033B1 (ja) |
CN (1) | CN1040703C (ja) |
DE (1) | DE69410617T2 (ja) |
GB (1) | GB2281137B (ja) |
IL (1) | IL110610A (ja) |
IN (1) | IN190336B (ja) |
MY (1) | MY111292A (ja) |
RU (1) | RU2155375C2 (ja) |
TW (1) | TW289099B (ja) |
WO (1) | WO1995006287A1 (ja) |
Families Citing this family (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6243768B1 (en) * | 1996-02-09 | 2001-06-05 | Intel Corporation | Method and apparatus for controlling data transfer between a synchronous DRAM-type memory and a system bus |
US5983024A (en) * | 1997-11-26 | 1999-11-09 | Honeywell, Inc. | Method and apparatus for robust data broadcast on a peripheral component interconnect bus |
JP2004310547A (ja) * | 2003-04-08 | 2004-11-04 | Matsushita Electric Ind Co Ltd | 情報処理装置、メモリ、情報処理方法及びプログラム |
US7328288B2 (en) * | 2003-12-11 | 2008-02-05 | Canon Kabushiki Kaisha | Relay apparatus for relaying communication from CPU to peripheral device |
US7269704B2 (en) * | 2005-03-30 | 2007-09-11 | Atmel Corporation | Method and apparatus for reducing system inactivity during time data float delay and external memory write |
US7617354B2 (en) * | 2007-03-08 | 2009-11-10 | Qimonda North America Corp. | Abbreviated burst data transfers for semiconductor memory |
JP5350677B2 (ja) | 2008-05-19 | 2013-11-27 | 株式会社東芝 | バス信号制御回路、及び、バス信号制御回路を備えた信号処理回路 |
CN101309306B (zh) * | 2008-07-16 | 2010-06-30 | 哈尔滨工业大学 | 在Modbus通信网络中为从节点设备分配地址的方法 |
CN106502806B (zh) * | 2016-10-31 | 2020-02-14 | 华为技术有限公司 | 一种总线协议命令处理装置及相关方法 |
Family Cites Families (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4851990A (en) * | 1987-02-09 | 1989-07-25 | Advanced Micro Devices, Inc. | High performance processor interface between a single chip processor and off chip memory means having a dedicated and shared bus structure |
US5134699A (en) * | 1988-06-24 | 1992-07-28 | Advanced Micro Devices, Inc. | Programmable burst data transfer apparatus and technique |
US5159679A (en) * | 1988-09-09 | 1992-10-27 | Compaq Computer Corporation | Computer system with high speed data transfer capabilities |
JP2519860B2 (ja) * | 1991-09-16 | 1996-07-31 | インターナショナル・ビジネス・マシーンズ・コーポレイション | バ―ストデ―タ転送装置および方法 |
US5553310A (en) * | 1992-10-02 | 1996-09-03 | Compaq Computer Corporation | Split transactions and pipelined arbitration of microprocessors in multiprocessing computer systems |
-
1993
- 1993-08-20 GB GB9317361A patent/GB2281137B/en not_active Expired - Fee Related
- 1993-10-16 TW TW082108595A patent/TW289099B/zh not_active IP Right Cessation
-
1994
- 1994-08-04 DE DE69410617T patent/DE69410617T2/de not_active Expired - Lifetime
- 1994-08-04 CN CN94193153A patent/CN1040703C/zh not_active Expired - Fee Related
- 1994-08-04 RU RU96106909/09A patent/RU2155375C2/ru not_active IP Right Cessation
- 1994-08-04 JP JP50739695A patent/JP3150154B2/ja not_active Expired - Fee Related
- 1994-08-04 US US08/591,588 patent/US5680643A/en not_active Expired - Lifetime
- 1994-08-04 WO PCT/GB1994/001712 patent/WO1995006287A1/en active IP Right Grant
- 1994-08-04 EP EP94923003A patent/EP0714536B1/en not_active Expired - Lifetime
- 1994-08-04 KR KR1019960700733A patent/KR100317033B1/ko not_active IP Right Cessation
- 1994-08-09 IL IL110610A patent/IL110610A/xx not_active IP Right Cessation
- 1994-08-10 IN IN1023DE1994 patent/IN190336B/en unknown
- 1994-08-13 MY MYPI94002116A patent/MY111292A/en unknown
Also Published As
Publication number | Publication date |
---|---|
GB2281137A (en) | 1995-02-22 |
EP0714536A1 (en) | 1996-06-05 |
CN1129481A (zh) | 1996-08-21 |
MY111292A (en) | 1999-10-30 |
JP3150154B2 (ja) | 2001-03-26 |
JPH09504391A (ja) | 1997-04-28 |
WO1995006287A1 (en) | 1995-03-02 |
GB2281137B (en) | 1997-10-08 |
IN190336B (ja) | 2003-07-19 |
KR100317033B1 (ko) | 2002-02-28 |
IL110610A0 (en) | 1994-11-11 |
DE69410617T2 (de) | 1999-02-04 |
RU2155375C2 (ru) | 2000-08-27 |
US5680643A (en) | 1997-10-21 |
GB9317361D0 (en) | 1993-10-06 |
CN1040703C (zh) | 1998-11-11 |
TW289099B (ja) | 1996-10-21 |
DE69410617D1 (de) | 1998-07-02 |
KR960704273A (ko) | 1996-08-31 |
EP0714536B1 (en) | 1998-05-27 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JPS57105879A (en) | Control system for storage device | |
JPS6446862A (en) | Bus controller | |
IL110610A (en) | Data bus | |
GB2311195B (en) | Methods and apparatus for synchronizing a clock | |
RU96106909A (ru) | Шина данных | |
WO1995006280A3 (en) | Data transfer accelerating apparatus and method | |
JPS6217779B2 (ja) | ||
JPS5533213A (en) | Information processing system | |
JPS5595131A (en) | Information bus controller | |
JPS54140439A (en) | Composite computer device | |
JPS5567856A (en) | Memory device | |
JPS54142953A (en) | Interruption system | |
SU1543412A1 (ru) | Устройство дл управлени обменом данными между ЭВМ и абонентами по общей шине | |
JPS5644925A (en) | Control system of data processing system | |
JPS6486242A (en) | Instruction fetching control circuit for electronic computer | |
JPS642172A (en) | Picture processing system | |
JPS5793462A (en) | Disc cash system | |
JPS641045A (en) | Buffer memory circuit device | |
JP2838421B2 (ja) | データ転送装置 | |
JPS5534752A (en) | Common access unit | |
JPS55158757A (en) | Information exchanging system | |
JPS55150032A (en) | Data transfer system | |
JPS55153021A (en) | Data transfer system of multiprocessor system | |
JPS6491235A (en) | Control system for counter circuit | |
JPS5478633A (en) | Machine number setting system |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
FF | Patent granted | ||
KB | Patent renewed | ||
KB | Patent renewed | ||
KB | Patent renewed | ||
KB | Patent renewed | ||
MM9K | Patent not in force due to non-payment of renewal fees |