TW289099B - - Google Patents

Info

Publication number
TW289099B
TW289099B TW082108595A TW82108595A TW289099B TW 289099 B TW289099 B TW 289099B TW 082108595 A TW082108595 A TW 082108595A TW 82108595 A TW82108595 A TW 82108595A TW 289099 B TW289099 B TW 289099B
Authority
TW
Taiwan
Application number
TW082108595A
Original Assignee
Advanced Risc Mach Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Advanced Risc Mach Ltd filed Critical Advanced Risc Mach Ltd
Application granted granted Critical
Publication of TW289099B publication Critical patent/TW289099B/zh

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/14Handling requests for interconnection or transfer
    • G06F13/16Handling requests for interconnection or transfer for access to memory bus
    • G06F13/1605Handling requests for interconnection or transfer for access to memory bus based on arbitration
    • G06F13/161Handling requests for interconnection or transfer for access to memory bus based on arbitration with latency improvement
    • G06F13/1626Handling requests for interconnection or transfer for access to memory bus based on arbitration with latency improvement by reordering requests
    • G06F13/1631Handling requests for interconnection or transfer for access to memory bus based on arbitration with latency improvement by reordering requests through address comparison
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F12/00Accessing, addressing or allocating within memory systems or architectures
    • G06F12/02Addressing or allocation; Relocation
    • G06F12/08Addressing or allocation; Relocation in hierarchically structured memory systems, e.g. virtual memory systems
    • G06F12/0802Addressing of a memory level in which the access to the desired data or data block requires associative addressing means, e.g. caches
    • G06F12/0877Cache access modes
    • G06F12/0879Burst mode
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/14Handling requests for interconnection or transfer
    • G06F13/20Handling requests for interconnection or transfer for access to input/output bus
    • G06F13/28Handling requests for interconnection or transfer for access to input/output bus using burst mode transfer, e.g. direct memory access DMA, cycle steal
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/38Information transfer, e.g. on bus
    • G06F13/42Bus transfer protocol, e.g. handshake; Synchronisation
    • G06F13/4204Bus transfer protocol, e.g. handshake; Synchronisation on a parallel bus
    • G06F13/4234Bus transfer protocol, e.g. handshake; Synchronisation on a parallel bus being a memory bus
    • G06F13/4243Bus transfer protocol, e.g. handshake; Synchronisation on a parallel bus being a memory bus with synchronous protocol

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Bus Control (AREA)
  • Information Transfer Systems (AREA)
TW082108595A 1993-08-20 1993-10-16 TW289099B (zh)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
GB9317361A GB2281137B (en) 1993-08-20 1993-08-20 Data bus

Publications (1)

Publication Number Publication Date
TW289099B true TW289099B (zh) 1996-10-21

Family

ID=10740798

Family Applications (1)

Application Number Title Priority Date Filing Date
TW082108595A TW289099B (zh) 1993-08-20 1993-10-16

Country Status (13)

Country Link
US (1) US5680643A (zh)
EP (1) EP0714536B1 (zh)
JP (1) JP3150154B2 (zh)
KR (1) KR100317033B1 (zh)
CN (1) CN1040703C (zh)
DE (1) DE69410617T2 (zh)
GB (1) GB2281137B (zh)
IL (1) IL110610A (zh)
IN (1) IN190336B (zh)
MY (1) MY111292A (zh)
RU (1) RU2155375C2 (zh)
TW (1) TW289099B (zh)
WO (1) WO1995006287A1 (zh)

Families Citing this family (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6243768B1 (en) * 1996-02-09 2001-06-05 Intel Corporation Method and apparatus for controlling data transfer between a synchronous DRAM-type memory and a system bus
US5983024A (en) * 1997-11-26 1999-11-09 Honeywell, Inc. Method and apparatus for robust data broadcast on a peripheral component interconnect bus
JP2004310547A (ja) * 2003-04-08 2004-11-04 Matsushita Electric Ind Co Ltd 情報処理装置、メモリ、情報処理方法及びプログラム
US7328288B2 (en) * 2003-12-11 2008-02-05 Canon Kabushiki Kaisha Relay apparatus for relaying communication from CPU to peripheral device
US7269704B2 (en) * 2005-03-30 2007-09-11 Atmel Corporation Method and apparatus for reducing system inactivity during time data float delay and external memory write
US7617354B2 (en) * 2007-03-08 2009-11-10 Qimonda North America Corp. Abbreviated burst data transfers for semiconductor memory
JP5350677B2 (ja) 2008-05-19 2013-11-27 株式会社東芝 バス信号制御回路、及び、バス信号制御回路を備えた信号処理回路
CN101309306B (zh) * 2008-07-16 2010-06-30 哈尔滨工业大学 在Modbus通信网络中为从节点设备分配地址的方法
CN106502806B (zh) * 2016-10-31 2020-02-14 华为技术有限公司 一种总线协议命令处理装置及相关方法

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4851990A (en) * 1987-02-09 1989-07-25 Advanced Micro Devices, Inc. High performance processor interface between a single chip processor and off chip memory means having a dedicated and shared bus structure
US5134699A (en) * 1988-06-24 1992-07-28 Advanced Micro Devices, Inc. Programmable burst data transfer apparatus and technique
US5159679A (en) * 1988-09-09 1992-10-27 Compaq Computer Corporation Computer system with high speed data transfer capabilities
JP2519860B2 (ja) * 1991-09-16 1996-07-31 インターナショナル・ビジネス・マシーンズ・コーポレイション バ―ストデ―タ転送装置および方法
US5553310A (en) * 1992-10-02 1996-09-03 Compaq Computer Corporation Split transactions and pipelined arbitration of microprocessors in multiprocessing computer systems

Also Published As

Publication number Publication date
GB2281137B (en) 1997-10-08
KR960704273A (ko) 1996-08-31
IL110610A0 (en) 1994-11-11
IN190336B (zh) 2003-07-19
EP0714536A1 (en) 1996-06-05
KR100317033B1 (ko) 2002-02-28
CN1129481A (zh) 1996-08-21
EP0714536B1 (en) 1998-05-27
CN1040703C (zh) 1998-11-11
RU2155375C2 (ru) 2000-08-27
GB9317361D0 (en) 1993-10-06
JP3150154B2 (ja) 2001-03-26
US5680643A (en) 1997-10-21
WO1995006287A1 (en) 1995-03-02
DE69410617D1 (de) 1998-07-02
JPH09504391A (ja) 1997-04-28
DE69410617T2 (de) 1999-02-04
IL110610A (en) 1997-04-15
MY111292A (en) 1999-10-30
GB2281137A (en) 1995-02-22

Similar Documents

Publication Publication Date Title
FR2706985B1 (zh)
IN181732B (zh)
FR2706820B1 (zh)
IN190336B (zh)
FR2706845B1 (zh)
FR2701428B1 (zh)
FR2706824B1 (zh)
FR2707048B1 (zh)
FR2706779B1 (zh)
FR2706994B1 (zh)
FR2706918B1 (zh)
FR2706742B1 (zh)
IN176220B (zh)
IN177897B (zh)
IN182885B (zh)
IN182067B (zh)
IN182048B (zh)
IN179833B (zh)
IN181279B (zh)
IN181195B (zh)
IN175410B (zh)
IN175470B (zh)
IN175689B (zh)
IN176119B (zh)
GB9412707D0 (zh)

Legal Events

Date Code Title Description
MM4A Annulment or lapse of patent due to non-payment of fees