EP3659173A1 - Epitaktisch beschichtete halbleiterscheibe aus einkristallinem silizium und verfahren zu deren herstellung - Google Patents
Epitaktisch beschichtete halbleiterscheibe aus einkristallinem silizium und verfahren zu deren herstellungInfo
- Publication number
- EP3659173A1 EP3659173A1 EP18740798.6A EP18740798A EP3659173A1 EP 3659173 A1 EP3659173 A1 EP 3659173A1 EP 18740798 A EP18740798 A EP 18740798A EP 3659173 A1 EP3659173 A1 EP 3659173A1
- Authority
- EP
- European Patent Office
- Prior art keywords
- epitaxial layer
- substrate wafer
- semiconductor wafer
- wafer
- monocrystalline silicon
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 46
- 229910021421 monocrystalline silicon Inorganic materials 0.000 title claims abstract description 25
- 238000000034 method Methods 0.000 title claims description 33
- 238000004519 manufacturing process Methods 0.000 title abstract description 8
- 239000000758 substrate Substances 0.000 claims abstract description 49
- 239000002019 doping agent Substances 0.000 claims abstract description 8
- 239000007789 gas Substances 0.000 claims description 31
- 230000005855 radiation Effects 0.000 claims description 22
- 238000000151 deposition Methods 0.000 claims description 20
- 230000008569 process Effects 0.000 claims description 18
- 230000008021 deposition Effects 0.000 claims description 16
- 239000001257 hydrogen Substances 0.000 claims description 13
- 229910052739 hydrogen Inorganic materials 0.000 claims description 13
- 230000028161 membrane depolarization Effects 0.000 claims description 11
- UFHFLCQGNIYNRP-UHFFFAOYSA-N Hydrogen Chemical compound [H][H] UFHFLCQGNIYNRP-UHFFFAOYSA-N 0.000 claims description 10
- 239000011261 inert gas Substances 0.000 claims description 8
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 5
- 239000011248 coating agent Substances 0.000 claims description 5
- 238000000576 coating method Methods 0.000 claims description 5
- 229910052710 silicon Inorganic materials 0.000 claims description 5
- 239000010703 silicon Substances 0.000 claims description 5
- 150000002431 hydrogen Chemical class 0.000 claims description 3
- 230000007717 exclusion Effects 0.000 claims description 2
- 238000010438 heat treatment Methods 0.000 claims description 2
- 235000012431 wafers Nutrition 0.000 description 67
- XKRFYHLGVUSROY-UHFFFAOYSA-N Argon Chemical compound [Ar] XKRFYHLGVUSROY-UHFFFAOYSA-N 0.000 description 22
- 229910052786 argon Inorganic materials 0.000 description 11
- 238000005259 measurement Methods 0.000 description 3
- 238000012986 modification Methods 0.000 description 3
- 230000004048 modification Effects 0.000 description 3
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 description 2
- 239000013078 crystal Substances 0.000 description 2
- 239000000463 material Substances 0.000 description 2
- 229910052756 noble gas Inorganic materials 0.000 description 2
- 230000002093 peripheral effect Effects 0.000 description 2
- 239000002243 precursor Substances 0.000 description 2
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 1
- 230000004075 alteration Effects 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 229910052799 carbon Inorganic materials 0.000 description 1
- 239000003795 chemical substances by application Substances 0.000 description 1
- 230000000052 comparative effect Effects 0.000 description 1
- 230000007423 decrease Effects 0.000 description 1
- 230000006872 improvement Effects 0.000 description 1
- 239000000203 mixture Substances 0.000 description 1
- 229910052757 nitrogen Inorganic materials 0.000 description 1
- 150000002835 noble gases Chemical class 0.000 description 1
- 230000000149 penetrating effect Effects 0.000 description 1
- 238000002360 preparation method Methods 0.000 description 1
- 238000010926 purge Methods 0.000 description 1
- 238000000926 separation method Methods 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02367—Substrates
- H01L21/0237—Materials
- H01L21/02373—Group 14 semiconducting materials
- H01L21/02381—Silicon, silicon germanium, germanium
-
- C—CHEMISTRY; METALLURGY
- C23—COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; CHEMICAL SURFACE TREATMENT; DIFFUSION TREATMENT OF METALLIC MATERIAL; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL
- C23C—COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; SURFACE TREATMENT OF METALLIC MATERIAL BY DIFFUSION INTO THE SURFACE, BY CHEMICAL CONVERSION OR SUBSTITUTION; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL
- C23C16/00—Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes
- C23C16/22—Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes characterised by the deposition of inorganic material, other than metallic material
- C23C16/24—Deposition of silicon only
-
- C—CHEMISTRY; METALLURGY
- C23—COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; CHEMICAL SURFACE TREATMENT; DIFFUSION TREATMENT OF METALLIC MATERIAL; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL
- C23C—COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; SURFACE TREATMENT OF METALLIC MATERIAL BY DIFFUSION INTO THE SURFACE, BY CHEMICAL CONVERSION OR SUBSTITUTION; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL
- C23C16/00—Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes
- C23C16/44—Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes characterised by the method of coating
- C23C16/46—Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes characterised by the method of coating characterised by the method used for heating the substrate
-
- C—CHEMISTRY; METALLURGY
- C23—COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; CHEMICAL SURFACE TREATMENT; DIFFUSION TREATMENT OF METALLIC MATERIAL; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL
- C23C—COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; SURFACE TREATMENT OF METALLIC MATERIAL BY DIFFUSION INTO THE SURFACE, BY CHEMICAL CONVERSION OR SUBSTITUTION; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL
- C23C16/00—Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes
- C23C16/44—Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes characterised by the method of coating
- C23C16/48—Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes characterised by the method of coating by irradiation, e.g. photolysis, radiolysis, particle radiation
- C23C16/481—Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes characterised by the method of coating by irradiation, e.g. photolysis, radiolysis, particle radiation by radiant heating of the substrate
-
- C—CHEMISTRY; METALLURGY
- C30—CRYSTAL GROWTH
- C30B—SINGLE-CRYSTAL GROWTH; UNIDIRECTIONAL SOLIDIFICATION OF EUTECTIC MATERIAL OR UNIDIRECTIONAL DEMIXING OF EUTECTOID MATERIAL; REFINING BY ZONE-MELTING OF MATERIAL; PRODUCTION OF A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; SINGLE CRYSTALS OR HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; AFTER-TREATMENT OF SINGLE CRYSTALS OR A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; APPARATUS THEREFOR
- C30B25/00—Single-crystal growth by chemical reaction of reactive gases, e.g. chemical vapour-deposition growth
- C30B25/02—Epitaxial-layer growth
- C30B25/08—Reaction chambers; Selection of materials therefor
-
- C—CHEMISTRY; METALLURGY
- C30—CRYSTAL GROWTH
- C30B—SINGLE-CRYSTAL GROWTH; UNIDIRECTIONAL SOLIDIFICATION OF EUTECTIC MATERIAL OR UNIDIRECTIONAL DEMIXING OF EUTECTOID MATERIAL; REFINING BY ZONE-MELTING OF MATERIAL; PRODUCTION OF A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; SINGLE CRYSTALS OR HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; AFTER-TREATMENT OF SINGLE CRYSTALS OR A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; APPARATUS THEREFOR
- C30B25/00—Single-crystal growth by chemical reaction of reactive gases, e.g. chemical vapour-deposition growth
- C30B25/02—Epitaxial-layer growth
- C30B25/10—Heating of the reaction chamber or the substrate
- C30B25/105—Heating of the reaction chamber or the substrate by irradiation or electric discharge
-
- C—CHEMISTRY; METALLURGY
- C30—CRYSTAL GROWTH
- C30B—SINGLE-CRYSTAL GROWTH; UNIDIRECTIONAL SOLIDIFICATION OF EUTECTIC MATERIAL OR UNIDIRECTIONAL DEMIXING OF EUTECTOID MATERIAL; REFINING BY ZONE-MELTING OF MATERIAL; PRODUCTION OF A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; SINGLE CRYSTALS OR HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; AFTER-TREATMENT OF SINGLE CRYSTALS OR A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; APPARATUS THEREFOR
- C30B25/00—Single-crystal growth by chemical reaction of reactive gases, e.g. chemical vapour-deposition growth
- C30B25/02—Epitaxial-layer growth
- C30B25/16—Controlling or regulating
- C30B25/165—Controlling or regulating the flow of the reactive gases
-
- C—CHEMISTRY; METALLURGY
- C30—CRYSTAL GROWTH
- C30B—SINGLE-CRYSTAL GROWTH; UNIDIRECTIONAL SOLIDIFICATION OF EUTECTIC MATERIAL OR UNIDIRECTIONAL DEMIXING OF EUTECTOID MATERIAL; REFINING BY ZONE-MELTING OF MATERIAL; PRODUCTION OF A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; SINGLE CRYSTALS OR HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; AFTER-TREATMENT OF SINGLE CRYSTALS OR A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; APPARATUS THEREFOR
- C30B25/00—Single-crystal growth by chemical reaction of reactive gases, e.g. chemical vapour-deposition growth
- C30B25/02—Epitaxial-layer growth
- C30B25/18—Epitaxial-layer growth characterised by the substrate
- C30B25/20—Epitaxial-layer growth characterised by the substrate the substrate being of the same materials as the epitaxial layer
-
- C—CHEMISTRY; METALLURGY
- C30—CRYSTAL GROWTH
- C30B—SINGLE-CRYSTAL GROWTH; UNIDIRECTIONAL SOLIDIFICATION OF EUTECTIC MATERIAL OR UNIDIRECTIONAL DEMIXING OF EUTECTOID MATERIAL; REFINING BY ZONE-MELTING OF MATERIAL; PRODUCTION OF A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; SINGLE CRYSTALS OR HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; AFTER-TREATMENT OF SINGLE CRYSTALS OR A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; APPARATUS THEREFOR
- C30B29/00—Single crystals or homogeneous polycrystalline material with defined structure characterised by the material or by their shape
- C30B29/02—Elements
- C30B29/06—Silicon
-
- C—CHEMISTRY; METALLURGY
- C30—CRYSTAL GROWTH
- C30B—SINGLE-CRYSTAL GROWTH; UNIDIRECTIONAL SOLIDIFICATION OF EUTECTIC MATERIAL OR UNIDIRECTIONAL DEMIXING OF EUTECTOID MATERIAL; REFINING BY ZONE-MELTING OF MATERIAL; PRODUCTION OF A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; SINGLE CRYSTALS OR HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; AFTER-TREATMENT OF SINGLE CRYSTALS OR A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; APPARATUS THEREFOR
- C30B29/00—Single crystals or homogeneous polycrystalline material with defined structure characterised by the material or by their shape
- C30B29/60—Single crystals or homogeneous polycrystalline material with defined structure characterised by the material or by their shape characterised by shape
- C30B29/68—Crystals with laminate structure, e.g. "superlattices"
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02518—Deposited layers
- H01L21/02521—Materials
- H01L21/02524—Group 14 semiconducting materials
- H01L21/02532—Silicon, silicon germanium, germanium
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02612—Formation types
- H01L21/02617—Deposition types
- H01L21/0262—Reduction or decomposition of gaseous compounds, e.g. CVD
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02612—Formation types
- H01L21/02617—Deposition types
- H01L21/02634—Homoepitaxy
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14601—Structural or functional details thereof
- H01L27/14632—Wafer-level processed structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14683—Processes or apparatus peculiar to the manufacture or treatment of these devices or parts thereof
- H01L27/14687—Wafer level processing
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/12—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/16—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic Table
Definitions
- the invention relates to an epitaxially coated semiconductor wafer of monocrystalline Siliziunn having a diameter of not less than 300 mm. Furthermore, the invention relates to a method for producing an epitaxially coated semiconductor wafer of monocrystalline silicon having a diameter of not less than 300 mm.
- Epitaxially coated semiconductor wafers made of monocrystalline silicon are required as precursors for the production of electronic components. Because of their superior electrical properties, they are often preferred over polished single crystal silicon wafers. This is true, for example, when it comes to the production of image sensors based on CMOS technology, so-called CMOS image sensors or short CIS components.
- Epitaxially coated single crystal silicon wafers are typically fabricated by gas phase deposition (CVD) of the epitaxial layer on a substrate wafer at temperatures of 1100 ° C to 1250 ° C.
- CVD gas phase deposition
- Substrate wafers of monocrystalline silicon having a diameter of not less than 300 mm are usually coated in an apparatus for coating individual slices.
- the epitaxially coated semiconductor wafer In order to be considered as a precursor for the production of CIS components, the epitaxially coated semiconductor wafer must meet special requirements. The requirements are particularly demanding, what the thickness and the specific resistivity of the epitaxial layer. Both the thickness and the specific electrical resistance, referred to below as resistance, must be as uniform as possible over the radius of the semiconductor wafer. A measure for the description of the non-uniformity is the quotient of the difference of the largest and smallest thickness (highest and lowest resistance) and the sum of the largest and smallest thickness (highest and lowest resistance) multiplied by the factor 100%.
- US 2010/0213168 A1 describes various measures for improving the uniformity of the thickness of an epitaxial layer of monocrystalline silicon.
- US 201 1/01 14017 A1 describes a process for producing an epitaxially coated semiconductor wafer of monocrystalline silicon, wherein an epitaxial layer is deposited, and the unevenness of the resistance is 4% or less.
- Temperature differences occur especially in the edge region as radial and axial temperature gradients in appearance, ie as directed to the edge of the substrate wafer temperature drop and as a temperature difference between the there colder substrate wafer and the warmer there susceptor.
- the inventors of the present invention have taken on the task to further reduce the unevenness of the thickness of the epitaxial layer and the unevenness of the resistance of the epitaxial layer, without the
- Semiconductor wafer is prone to form glides.
- the object of the invention is achieved by a semiconductor wafer
- monocrystalline silicon having a diameter of not less than 300 mm, comprising a substrate wafer of monocrystalline silicon and one on the
- Dopant containing an unevenness of the thickness of the epitaxial layer not more than 0.5% and a non-uniformity of the resistivity of the epitaxial layer is not more than 2%. Thickness and resistance of the epitaxial layer of the semiconductor wafer are therefore particularly uniform.
- the thickness of the epitaxial layer is preferably 1 to 20 ⁇ .
- the substrate wafer preferably also contains a dopant and may additionally be additionally doped with carbon or with nitrogen.
- Semiconductor wafer is preferably a pp + -slice or nn ⁇ slice.
- the semiconductor wafer has in an edge region with a distance of up to 15 mm to the edge of the semiconductor wafer with an edge exclusion of 0.5 mm SIRD Voltages causing a degree of depolarization of preferably not more than 30 depolarization units.
- the object is achieved by a method for producing a coated semiconductor wafer of monocrystalline silicon, comprising
- the apparatus having an upper lid with an annular portion passing through the annular portion
- Radiation source which is arranged above the upper lid of the device
- process gas contains hydrogen, inert gas, and a deposition gas
- deposition gas contains dopant and a silicon source
- the method includes measures which influence the deposition of the epitaxial layer in the problematic edge region in such a way that the influence remains largely localized. This ensures that the resistance in this area increases and the temperature field is adjusted, while avoiding the formation of temperature gradients, which lead to slip.
- the process gas contains not only hydrogen but also inert gas.
- inert gas argon is suitable as the inert gas.
- another noble gas or any mixture of two or more noble gases as an inert gas
- the substrate wafer is passed over a volume ratio of not less than 6 and not more than 20.
- inert gas surprisingly causes an increase in the resistance in the problematic edge region and a certain improvement with a view to equalizing the thickness of the epitaxial layer.
- the thickness of the epitaxial layer in the problematic edge region of the Target substrate selectively improved by the substrate wafer is coated in a device for coating individual slices, the upper lid is structured in a special way. It has an annular region that, in contrast to adjacent regions, bundles transmitted radiation.
- the cross section through the annular region of the upper lid is preferably curved convexly upward or has the contour of a Fresnel lens.
- the collimated radiation impinges in the problematic edge region of the substrate wafer, as a result of which the temperature is selectively increased there.
- the local increase in temperature in the problematic edge region of the substrate disc compensates for the heat loss that occurs there due to heat radiation and leads to
- the thickness of the epitaxial layer in the edge region of the substrate wafer is matched to the thickness of the epitaxial layer in further inner regions of the substrate wafer.
- Fig. 2 shows the influence of argon in the process gas on the equalization of the resistance of the epitaxial layer.
- Fig. 3 shows the cross-section of a device which is suitable for coating individual slices by means of CVD.
- Fig. 4 shows schematically the operation of an upper lid with an annular area which bundles passing radiation.
- Fig. 5 shows the geometric relationship between the position of the annular portion of the upper lid and the peripheral portion of the substrate wafer, in which Radiation is bundled as it passes through the annular portion of the lid.
- FIG. 6 and FIG. 7 show images of SIRD measurements on a semiconductor wafer produced according to the invention (FIG. 6) and on a semiconductor wafer (FIG. 7) which was not produced in accordance with the invention.
- FIG. 8 shows, over the radius R, the profile of the deviation Vth of the layer thickness from a target value in the case of a semiconductor wafer produced according to the invention
- FIG. 9 shows over the radius R the profile of the deviation V r of the resistance of a target value of a semiconductor wafer produced according to the invention
- the epitaxial layer is more uniform in the case of Fig. 1 b than in the case of Fig. 1 a. This difference is attributable to the fact that the process gas additionally contained argon during deposition of the epitaxial layer (FIG. 1 b), or contained no argon (FIG. 1 a).
- Argon was fed at a rate of 3 slm. The proportion of hydrogen was 50 slm in both cases.
- the deposition gas was the same in both cases, as was the deposition temperature, namely 1 1 15 ° C.
- Fig. 2 shows the influence of argon in the process gas on the equalization of the resistance of the epitaxial layer. Shown are two curves showing the course of the resistance p over the diameter d of the semiconductor wafer. The more uniform resistance curve (quadratic data point curve) is due to the fact that the process gas additionally contained argon during the deposition of the epitaxial layer and not in the comparative case (curve with diamond-shaped data points). Argon was fed at a rate of 3 slm. The proportion of hydrogen was 60 slm in both cases.
- the apparatus shown in Fig. 3 comprises a reactor chamber consisting of an upper lid (spine) 1, a lower spout 2 and a
- Radiation sources 6 is emitted.
- the epitaxial layer is deposited from the gas phase on the upper side of the substrate wafer 4 by passing process gas over the heat radiation heated substrate wafer.
- the process gas is supplied through a gas inlet in the side wall 3 and after the
- the device shown represents an embodiment which has a further gas inlet and a further gas outlet, for example, to be able to feed and discharge a purge gas into the volume of the reactor chamber present under the substrate disk.
- the further gas inlet and the further gas outlet carry but nothing to solve the problem at hand.
- the upper cover 1 has an annular region 7 (FIG. 4), which bundles transmitted radiation.
- the thickness of the upper lid 1 is thicker in the annular area 7 than in the adjacent areas.
- the cross section through the annular region of the upper lid is preferably curved convexly upward or has the contour of a Fresnel lens.
- the annular region 7 acts like a converging lens, which focuses the radiation.
- the collimated radiation impinges in the edge region of the substrate wafer, which preferably has a distance of up to 15 mm from the edge of the substrate wafer 4.
- the incident radiation raises in the
- Edge region to a radial temperature drop so that there is an intended amount of material 10 is deposited and the thickness of the epitaxial layer 9 reaches a predetermined value.
- Edge region of the substrate disc correlate according to the rules of the beam optics, as shown in Figure 5 is sketched.
- the length ro denotes the distance of the annular portion 7 of the upper lid 1 to the vertical through the center of the upper
- the length ro can be approximately calculated with predetermined heights b and h, predetermined length a and predetermined angle ⁇ , wherein the height b is the distance of the
- Substrate wafers made of monocrystalline silicon having a diameter of 300 mm were coated with a silicon epitaxial layer in a single-wafer device as shown in FIG. 3 after being cut, ground, etched and polished by a single crystal.
- the device When using the method according to the invention, the device had an upper lid with an annular area which bundled radiation transmitted through in an edge region of the substrate wafer.
- the upper lid When using the deviant method, the upper lid lacks this structure.
- the process gas consisted of hydrogen (70 slm), argon (5 slm) and deposition gas (Tnchlorsilan (6 slm), diborane (50 ppm in hydrogen (180 sccm)) diluted in 4 l of hydrogen), and the epitaxial Layer was deposited at a temperature of 1130 ° C.
- the process gas consisted only of hydrogen (55 slm) and deposition gas (10 slm), diborane (50 ppm in hydrogen (180 sccm) diluted in 4 liters of hydrogen), and the epitaxial layer became at a temperature of 1 125 ° C deposited.
- FIG. 6 shows the recording of an SIRD measurement on a device according to the invention
- the degree of depolarization remained within the preferred range. In none of the measuring cells was the degree of depolarization greater than 30 DU. In the case of the semiconductor wafer prepared by the deviated method, 0.907% of the cells were conspicuous due to a degree of depolarization of more than 30 DU (Fig.7).
- the SIRD measurement was carried out with a SIRD-AB300 instrument from PVA TePla AG
- a depolarization unit DU corresponds to a degree of depolarization of 1.times.10.sup.- 6 .
- the rolled out circumferential area of the semiconductor wafer is shown at a distance of 4.5 mm and less to the edge of the semiconductor wafer
- Peripheral area with a distance of 15 mm to 4.5 mm to the edge of the
- FIG. 8 shows, over the radius R, the profile of the deviation Vth of the layer thickness from a target value in the case of a semiconductor wafer produced according to the invention
- FIG. 9 shows over the radius R the profile of the deviation V r of the resistance from a target value in the case of a semiconductor wafer produced according to the invention
Landscapes
- Chemical & Material Sciences (AREA)
- Engineering & Computer Science (AREA)
- Materials Engineering (AREA)
- Metallurgy (AREA)
- Organic Chemistry (AREA)
- Power Engineering (AREA)
- Chemical Kinetics & Catalysis (AREA)
- General Chemical & Material Sciences (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Crystallography & Structural Chemistry (AREA)
- Manufacturing & Machinery (AREA)
- Mechanical Engineering (AREA)
- Health & Medical Sciences (AREA)
- Toxicology (AREA)
- Ceramic Engineering (AREA)
- Inorganic Chemistry (AREA)
- Electromagnetism (AREA)
- Chemical Vapour Deposition (AREA)
- Crystals, And After-Treatments Of Crystals (AREA)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
DE102017212799.6A DE102017212799A1 (de) | 2017-07-26 | 2017-07-26 | Epitaktisch beschichtete Halbleiterscheibe aus einkristallinem Silizium und Verfahren zu deren Herstellung |
PCT/EP2018/068888 WO2019020387A1 (de) | 2017-07-26 | 2018-07-12 | Epitaktisch beschichtete halbleiterscheibe aus einkristallinem silizium und verfahren zu deren herstellung |
Publications (1)
Publication Number | Publication Date |
---|---|
EP3659173A1 true EP3659173A1 (de) | 2020-06-03 |
Family
ID=62916662
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP18740798.6A Pending EP3659173A1 (de) | 2017-07-26 | 2018-07-12 | Epitaktisch beschichtete halbleiterscheibe aus einkristallinem silizium und verfahren zu deren herstellung |
Country Status (10)
Country | Link |
---|---|
US (1) | US11578424B2 (ja) |
EP (1) | EP3659173A1 (ja) |
JP (1) | JP7059351B2 (ja) |
KR (1) | KR102320760B1 (ja) |
CN (1) | CN110998787B (ja) |
DE (1) | DE102017212799A1 (ja) |
IL (1) | IL271984B2 (ja) |
SG (1) | SG11202000675TA (ja) |
TW (1) | TWI672402B (ja) |
WO (1) | WO2019020387A1 (ja) |
Families Citing this family (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE102019216267A1 (de) | 2019-10-23 | 2021-04-29 | Siltronic Ag | Verfahren zur Herstellung von Halbleiterscheiben |
FI3940124T3 (fi) | 2020-07-14 | 2024-04-03 | Siltronic Ag | Kidekappale yksikiteisestä piistä |
EP3957776A1 (de) * | 2020-08-17 | 2022-02-23 | Siltronic AG | Verfahren zum abscheiden einer epitaktischen schicht auf einer substratscheibe |
CN114093989B (zh) * | 2021-09-30 | 2023-11-14 | 华灿光电(浙江)有限公司 | 深紫外发光二极管外延片及其制造方法 |
Family Cites Families (24)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS6441212A (en) * | 1987-08-07 | 1989-02-13 | Nec Corp | Semiconductor crystal growth method |
JP2781616B2 (ja) | 1989-09-29 | 1998-07-30 | 株式会社日立製作所 | 半導体ウエハの熱処理装置 |
US5227330A (en) * | 1991-10-31 | 1993-07-13 | International Business Machines Corporation | Comprehensive process for low temperature SI epit axial growth |
JP2822756B2 (ja) * | 1992-03-10 | 1998-11-11 | 日本電気株式会社 | 気相成長装置およびその薄膜形成方法 |
JP2000091237A (ja) | 1998-09-09 | 2000-03-31 | Shin Etsu Handotai Co Ltd | 半導体ウェーハの製造方法 |
JP2002064069A (ja) | 2000-08-17 | 2002-02-28 | Tokyo Electron Ltd | 熱処理装置 |
US6437290B1 (en) * | 2000-08-17 | 2002-08-20 | Tokyo Electron Limited | Heat treatment apparatus having a thin light-transmitting window |
DE10065895C1 (de) * | 2000-11-17 | 2002-05-23 | Infineon Technologies Ag | Elektronisches Bauteil mit Abschirmung und Verfahren zu seiner Herstellung |
US6879777B2 (en) | 2002-10-03 | 2005-04-12 | Asm America, Inc. | Localized heating of substrates using optics |
JP5216183B2 (ja) * | 2004-04-13 | 2013-06-19 | 日産自動車株式会社 | 半導体装置 |
US8501594B2 (en) * | 2003-10-10 | 2013-08-06 | Applied Materials, Inc. | Methods for forming silicon germanium layers |
DE102004054564B4 (de) * | 2004-11-11 | 2008-11-27 | Siltronic Ag | Halbleitersubstrat und Verfahren zu dessen Herstellung |
DE102006055038B4 (de) | 2006-11-22 | 2012-12-27 | Siltronic Ag | Epitaxierte Halbleiterscheibe sowie Vorrichtung und Verfahren zur Herstellung einer epitaxierten Halbleiterscheibe |
US7820527B2 (en) * | 2008-02-20 | 2010-10-26 | Varian Semiconductor Equipment Associates, Inc. | Cleave initiation using varying ion implant dose |
DE102008023054B4 (de) | 2008-05-09 | 2011-12-22 | Siltronic Ag | Verfahren zur Herstellung einer epitaxierten Halbleiterscheibe |
US8048807B2 (en) | 2008-09-05 | 2011-11-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method and apparatus for thinning a substrate |
JP5141541B2 (ja) | 2008-12-24 | 2013-02-13 | 株式会社Sumco | エピタキシャルウェーハの製造方法 |
DE102009010556B4 (de) | 2009-02-25 | 2013-11-07 | Siltronic Ag | Verfahren zur Herstellung von epitaxierten Siliciumscheiben |
JP5446760B2 (ja) | 2009-11-16 | 2014-03-19 | 株式会社Sumco | エピタキシャル成長方法 |
KR20110087440A (ko) * | 2010-01-26 | 2011-08-03 | 주식회사 엘지실트론 | 반도체 제조용 서셉터 및 이를 포함하는 반도체 제조 장치 |
DE102010026351B4 (de) | 2010-07-07 | 2012-04-26 | Siltronic Ag | Verfahren und Vorrichtung zur Untersuchung einer Halbleiterscheibe |
JP2012146697A (ja) | 2011-01-06 | 2012-08-02 | Shin Etsu Handotai Co Ltd | エピタキシャルウェーハの製造装置及び製造方法 |
JP5470414B2 (ja) | 2012-03-09 | 2014-04-16 | 株式会社半導体エネルギー研究所 | 発光装置及び電子機器 |
CN104142259A (zh) * | 2013-05-10 | 2014-11-12 | 河南协鑫光伏科技有限公司 | 一种太阳能单晶硅测试样片的制作方法 |
-
2017
- 2017-07-26 DE DE102017212799.6A patent/DE102017212799A1/de active Pending
-
2018
- 2018-07-12 US US16/634,178 patent/US11578424B2/en active Active
- 2018-07-12 WO PCT/EP2018/068888 patent/WO2019020387A1/de unknown
- 2018-07-12 IL IL271984A patent/IL271984B2/en unknown
- 2018-07-12 JP JP2020504028A patent/JP7059351B2/ja active Active
- 2018-07-12 EP EP18740798.6A patent/EP3659173A1/de active Pending
- 2018-07-12 KR KR1020207001195A patent/KR102320760B1/ko active IP Right Grant
- 2018-07-12 CN CN201880050070.4A patent/CN110998787B/zh active Active
- 2018-07-12 SG SG11202000675TA patent/SG11202000675TA/en unknown
- 2018-07-16 TW TW107124439A patent/TWI672402B/zh active
Also Published As
Publication number | Publication date |
---|---|
US11578424B2 (en) | 2023-02-14 |
IL271984B (en) | 2022-12-01 |
DE102017212799A1 (de) | 2019-01-31 |
TWI672402B (zh) | 2019-09-21 |
KR102320760B1 (ko) | 2021-11-01 |
JP2020529127A (ja) | 2020-10-01 |
JP7059351B2 (ja) | 2022-04-25 |
IL271984B2 (en) | 2023-04-01 |
US20210087705A1 (en) | 2021-03-25 |
TW201910571A (zh) | 2019-03-16 |
CN110998787B (zh) | 2023-11-03 |
CN110998787A (zh) | 2020-04-10 |
SG11202000675TA (en) | 2020-02-27 |
IL271984A (en) | 2020-02-27 |
KR20200015763A (ko) | 2020-02-12 |
WO2019020387A1 (de) | 2019-01-31 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP3659173A1 (de) | Epitaktisch beschichtete halbleiterscheibe aus einkristallinem silizium und verfahren zu deren herstellung | |
DE112010004736B4 (de) | Aufnahmefür cvd und verfahren zur herstellung eines films unterverwendung derselben | |
DE3885833T2 (de) | Chemischer Dampfabscheidungsapparat für die Herstellung von hochqualitativen epitaktischen Schichten mit gleichmässiger Dichte. | |
DE112017004297B4 (de) | Herstellungsverfahren für einen SiC-Epitaxiewafer | |
DE3885034T2 (de) | Eingangsverteiler und Verfahren zur Steigerung der Gasdissoziation und zur PECVD von dielektrischen Filmen. | |
DE69510138T2 (de) | Verfahren und Vorrichtung zur chemischen Gasphasenabscheidung | |
DE112017004347B4 (de) | Herstellungsverfahren für einen SiC-Epitaxiewafer | |
DE69530801T2 (de) | Montageelement und methode zum klemmen eines flachen, dünnen und leitfähigen werkstückes | |
DE112014004068T5 (de) | Siliziumkarbid-Epitaxiesubstrat, Verfahren zur Herstellung eines Siliziumkarbid-Epitaxiesubstrats, Verfahren zur Herstellung einer Siliziumkarbid-Halbleitervorrichtung, Siliziumkarbid-Wachstumsvorrichtung und Siliziumkarbid-Wachstumsvorrichtungselement | |
DE112008003277T5 (de) | Suszeptor für das Dampfphasenwachstum und Dampfphasenwachstumsvorrichtung | |
DE69702620T2 (de) | Verfahren zur Epitaxiezüchtung | |
DE112016004677T5 (de) | Siliziumkarbid-Epitaxiesubstrat und Verfahren zur Herstellung einer Siliziumkarbid-Halbleitervorrichtung | |
DE102010026987B4 (de) | Herstellvorrichtung und -verfahren für Halbleiterbauelement | |
DE2711365A1 (de) | Halbleiteranordnung mit schottky- grenzschicht | |
DE112014001272T5 (de) | Schichtbildungsverfahren, Verfahren zum Herstellen einer lichtemittierenden Halbleitereinrichtung,lichtemittierende Halbleitereinrichtung und Beleuchtungseinrichtung | |
DE112015005934T5 (de) | Halbleiterlaminat | |
DE3850582T2 (de) | Gallium-Nitrid Halbleiter-Lumisneszenzdiode sowie Verfahren zu deren Herstellung. | |
WO2020078860A1 (de) | Vorrichtung und verfahren zur regelung der temperatur in einem cvd-reaktor | |
DE1521465C3 (de) | Verfahren zur Herstellung von texturlosem polykristallinen Silicium | |
DE112010000869B4 (de) | Plasmaverarbeitungsvorrichtung und Verfahren zum Bilden monokristallinen Siliziums | |
DE112010000724T5 (de) | Plasmaverarbeitungsvorrichtung und Plasma-CVD-Filmbildungsverfahren | |
DE1521396B1 (de) | Verfahren und vorrichtung zum herstellen eines halbleiter bauelementes mit einer schottky sperrschicht | |
DE112017005034T5 (de) | Siliziumkarbid-epitaxiesubstrat und verfahren zur herstellung einer siliziumkarbid-halbleitervorrichtung | |
DE112018002540T5 (de) | SIC-Epitaxiewafer und Verfahren zum Herstellen desselben | |
DE112018002713T5 (de) | SiC-EPITAXIE-WAFER UND VERFAHREN ZU DESSEN HERSTELLUNG |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: UNKNOWN |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: THE INTERNATIONAL PUBLICATION HAS BEEN MADE |
|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: REQUEST FOR EXAMINATION WAS MADE |
|
17P | Request for examination filed |
Effective date: 20200121 |
|
AK | Designated contracting states |
Kind code of ref document: A1 Designated state(s): AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO RS SE SI SK SM TR |
|
AX | Request for extension of the european patent |
Extension state: BA ME |
|
DAV | Request for validation of the european patent (deleted) | ||
DAX | Request for extension of the european patent (deleted) | ||
RAP1 | Party data changed (applicant data changed or rights of an application transferred) |
Owner name: SILTRONIC AG |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: EXAMINATION IS IN PROGRESS |
|
17Q | First examination report despatched |
Effective date: 20220504 |