DE69833715D1 - Taktrückgewinnungsschaltung - Google Patents

Taktrückgewinnungsschaltung

Info

Publication number
DE69833715D1
DE69833715D1 DE69833715T DE69833715T DE69833715D1 DE 69833715 D1 DE69833715 D1 DE 69833715D1 DE 69833715 T DE69833715 T DE 69833715T DE 69833715 T DE69833715 T DE 69833715T DE 69833715 D1 DE69833715 D1 DE 69833715D1
Authority
DE
Germany
Prior art keywords
recovery circuit
clock recovery
clock
circuit
recovery
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
DE69833715T
Other languages
English (en)
Other versions
DE69833715T2 (de
Inventor
Takanori Saeki
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Renesas Electronics Corp
Original Assignee
NEC Electronics Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by NEC Electronics Corp filed Critical NEC Electronics Corp
Publication of DE69833715D1 publication Critical patent/DE69833715D1/de
Application granted granted Critical
Publication of DE69833715T2 publication Critical patent/DE69833715T2/de
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L7/00Arrangements for synchronising receiver with transmitter
    • H04L7/02Speed or phase control by the received code signals, the signals containing no special synchronisation information
    • H04L7/033Speed or phase control by the received code signals, the signals containing no special synchronisation information using the transitions of the received signal to control the phase of the synchronising-signal-generating means, e.g. using a phase-locked loop
    • H04L7/0337Selecting between two or more discretely delayed clocks or selecting between two or more discretely delayed received code signals
    • H04L7/0338Selecting between two or more discretely delayed clocks or selecting between two or more discretely delayed received code signals the correction of the phase error being performed by a feed forward loop
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K5/00Manipulating of pulses not covered by one of the other main groups of this subclass
    • H03K5/13Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals
    • H03K5/135Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals by the use of time reference signals, e.g. clock signals
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L7/00Automatic control of frequency or phase; Synchronisation
    • H03L7/06Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
    • H03L7/08Details of the phase-locked loop
    • H03L7/081Details of the phase-locked loop provided with an additional controlled phase shifter
    • H03L7/0812Details of the phase-locked loop provided with an additional controlled phase shifter and where no voltage or current controlled oscillator is used
    • H03L7/0814Details of the phase-locked loop provided with an additional controlled phase shifter and where no voltage or current controlled oscillator is used the phase shifting device being digitally controlled

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Physics & Mathematics (AREA)
  • Nonlinear Science (AREA)
  • Synchronisation In Digital Transmission Systems (AREA)
  • Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
  • Dram (AREA)
DE69833715T 1997-09-18 1998-09-18 Taktrückgewinnungsschaltung Expired - Lifetime DE69833715T2 (de)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP25320097 1997-09-18
JP25320097A JP3019814B2 (ja) 1997-09-18 1997-09-18 クロックリカバリ回路

Publications (2)

Publication Number Publication Date
DE69833715D1 true DE69833715D1 (de) 2006-05-04
DE69833715T2 DE69833715T2 (de) 2006-11-23

Family

ID=17247953

Family Applications (1)

Application Number Title Priority Date Filing Date
DE69833715T Expired - Lifetime DE69833715T2 (de) 1997-09-18 1998-09-18 Taktrückgewinnungsschaltung

Country Status (7)

Country Link
US (1) US6275547B1 (de)
EP (1) EP0903885B1 (de)
JP (1) JP3019814B2 (de)
KR (1) KR100295121B1 (de)
CN (1) CN1089504C (de)
DE (1) DE69833715T2 (de)
TW (1) TW437154B (de)

Families Citing this family (24)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0953982B1 (de) * 1998-04-28 2008-08-13 Matsushita Electric Industrial Co., Ltd. Eingangsschaltung
US6985547B2 (en) 1999-09-27 2006-01-10 The Board Of Governors For Higher Education, State Of Rhode Island And Providence Plantations System and method of digital system performance enhancement
US6760392B1 (en) * 1999-11-12 2004-07-06 Advanced Micro Devices, Inc. Method and apparatus to provide fixed latency early response in a system with multiple clock domains with fixable clock ratios
US7187721B1 (en) * 2000-02-09 2007-03-06 Rambus Inc. Transition-time control in a high-speed data transmitter
JP3386031B2 (ja) * 2000-03-06 2003-03-10 日本電気株式会社 同期遅延回路及び半導体集積回路装置
US6895188B1 (en) * 2000-04-10 2005-05-17 Sprint Communications Company L.P. Optical signal reshaping to mitigate polarization mode dispersion
US7233637B2 (en) * 2000-04-17 2007-06-19 Adaptive Networks, Inc. Wideband communication using delay line clock multiplier
AU6195401A (en) * 2000-05-24 2001-12-03 John W. Bogdan High resolution phase frequency detectors
US6748027B1 (en) * 2000-08-10 2004-06-08 Intel Corporation CMI signal timing recovery
US6748039B1 (en) * 2000-08-11 2004-06-08 Advanced Micro Devices, Inc. System and method for synchronizing a skip pattern and initializing a clock forwarding interface in a multiple-clock system
US6904537B1 (en) * 2001-08-27 2005-06-07 Network Elements, Inc. Data transmission across asynchronous time domains using phase-shifted data packet
CN1295902C (zh) * 2003-07-08 2007-01-17 上海大学 高速突发式时钟和数据恢复器
US7091764B2 (en) * 2004-11-05 2006-08-15 Infineon Technologies Ag Duty distortion detector
US7102403B2 (en) 2005-02-03 2006-09-05 Mediatek Incorporation Clock recovering circuit utilizing a delay locked loop for generating an output clock locked to an analog input signal and related method thereof
KR100734263B1 (ko) * 2005-06-14 2007-07-02 삼성전자주식회사 동기화회로
JP5397025B2 (ja) * 2009-06-02 2014-01-22 ソニー株式会社 クロック再生装置および電子機器
CN101800062A (zh) * 2010-04-02 2010-08-11 福州思迈特数码科技有限公司 实现音频升频的车载dvd导航影音装置
US8922150B1 (en) * 2012-07-18 2014-12-30 The Johns Hopkins University Differential serial driver
KR102151184B1 (ko) * 2013-07-24 2020-09-02 삼성전자주식회사 클록 데이터 복원 회로 및 이를 포함하는 타이밍 컨트롤러 그리고 이의 구동 방법
KR102378768B1 (ko) * 2018-08-21 2022-03-29 한국전자통신연구원 클럭의 위상을 조정하기 위한 전자 회로
KR102635773B1 (ko) * 2018-09-13 2024-02-08 삼성전자주식회사 저장 장치
DE102019132067A1 (de) 2019-01-25 2020-07-30 Taiwan Semiconductor Manufacturing Co., Ltd. Strombegrenzer für speichervorrichtung
US10991426B2 (en) * 2019-01-25 2021-04-27 Taiwan Semiconductor Manufacturing Company, Ltd. Memory device current limiter
CN113746427B (zh) * 2021-11-05 2022-02-11 深圳飞骧科技股份有限公司 一种rc振荡电路

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4795988A (en) * 1986-11-18 1989-01-03 Britz William J Low distortion oscillator
US4975929A (en) * 1989-09-11 1990-12-04 Raynet Corp. Clock recovery apparatus
US5237290A (en) * 1992-05-08 1993-08-17 At&T Bell Laboratories Method and apparatus for clock recovery
US5592519A (en) * 1994-06-22 1997-01-07 Alcatel Network Systems, Inc. Dual frequency clock recovery using common multitap line
DE19534693A1 (de) * 1995-09-19 1997-03-20 Phoenix Contact Gmbh & Co Schaltungsanordnung zur Teilnehmersynchronisation bei asynchroner bitserieller Datenübertragung

Also Published As

Publication number Publication date
KR19990029900A (ko) 1999-04-26
EP0903885B1 (de) 2006-03-08
JP3019814B2 (ja) 2000-03-13
EP0903885A3 (de) 2003-05-28
EP0903885A2 (de) 1999-03-24
CN1089504C (zh) 2002-08-21
CN1211853A (zh) 1999-03-24
US6275547B1 (en) 2001-08-14
TW437154B (en) 2001-05-28
JPH1198132A (ja) 1999-04-09
DE69833715T2 (de) 2006-11-23
KR100295121B1 (ko) 2001-07-12

Similar Documents

Publication Publication Date Title
DE69833715D1 (de) Taktrückgewinnungsschaltung
DE69535087D1 (de) Schaltungsanordnung zur Taktrückgewinnung
DE69729908D1 (de) Taktsteuerungsschaltung
DE69816023D1 (de) Schaltungsanordnung
DE69737171D1 (de) Schaltung zur Taktrückgewinnung
DE69709621D1 (de) Oszillatorschaltung
DE989706T1 (de) Schaltung zur taktwiederherstellung
DE69829769D1 (de) Zeitmessschaltung
BR9706700A (pt) Relógio eletrônico combinado
DE69824816D1 (de) Fahrrad-Schaltung
DE69830541D1 (de) Taktgewinnungsschaltung
DE69839322D1 (de) Schnittstellenschaltung
DE69816950D1 (de) Schaltungsanordnung
DE69835190D1 (de) Schaltung zur Taktrückgewinnung
DE69509267T2 (de) Taktschaltung
DE69828146D1 (de) Schaltungsanordnung
DK1020031T3 (da) Integreret kredsløb
DE69831460D1 (de) Schaltungsentwurfprüfung
FR2777096B3 (fr) Horloge
DE69820925D1 (de) Takteingangsschaltung
DE69812952T2 (de) Zeitgeberschaltung
DE1039710T1 (de) Schaltung zur trägerrückgewinnung
DE69832847D1 (de) Taktgebereinstellschaltung
DE69831998D1 (de) Elektronisches Uhrwerk
DE69834762D1 (de) Synchronisierungsschaltung

Legal Events

Date Code Title Description
8364 No opposition during term of opposition
R082 Change of representative

Ref document number: 903885

Country of ref document: EP

Representative=s name: BETTEN & RESCH, DE

R081 Change of applicant/patentee

Ref document number: 903885

Country of ref document: EP

Owner name: RENESAS ELECTRONICS CORPORATION, JP

Free format text: FORMER OWNER: NEC ELECTRONICS CORP., KAWASAKI, JP

Effective date: 20120828

R082 Change of representative

Ref document number: 903885

Country of ref document: EP

Representative=s name: PATENTANWAELTE BETTEN & RESCH, DE

Effective date: 20120828