DE69732318D1 - Verfahren zur Herstellung eines bipolaren Transistors - Google Patents
Verfahren zur Herstellung eines bipolaren TransistorsInfo
- Publication number
- DE69732318D1 DE69732318D1 DE69732318T DE69732318T DE69732318D1 DE 69732318 D1 DE69732318 D1 DE 69732318D1 DE 69732318 T DE69732318 T DE 69732318T DE 69732318 T DE69732318 T DE 69732318T DE 69732318 D1 DE69732318 D1 DE 69732318D1
- Authority
- DE
- Germany
- Prior art keywords
- producing
- bipolar transistor
- bipolar
- transistor
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
- 238000004519 manufacturing process Methods 0.000 title 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8248—Combination of bipolar and field-effect technology
- H01L21/8249—Bipolar and MOS technology
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/70—Bipolar devices
- H01L29/72—Transistor-type devices, i.e. able to continuously respond to applied control signals
- H01L29/739—Transistor-type devices, i.e. able to continuously respond to applied control signals controlled by field-effect, e.g. bipolar static induction transistors [BSIT]
- H01L29/7393—Insulated gate bipolar mode transistors, i.e. IGBT; IGT; COMFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/402—Field plates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/70—Bipolar devices
- H01L29/72—Transistor-type devices, i.e. able to continuously respond to applied control signals
- H01L29/73—Bipolar junction transistors
- H01L29/735—Lateral transistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/7801—DMOS transistors, i.e. MISFETs with a channel accommodating body or base region adjoining a drain drift region
- H01L29/7802—Vertical DMOS transistors, i.e. VDMOS transistors
- H01L29/7813—Vertical DMOS transistors, i.e. VDMOS transistors with trench gate electrode, e.g. UMOS transistors
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S148/00—Metal treatment
- Y10S148/009—Bi-MOS
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S148/00—Metal treatment
- Y10S148/01—Bipolar transistors-ion implantation
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Ceramic Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Bipolar Transistors (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Bipolar Integrated Circuits (AREA)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US08/641,393 US5646055A (en) | 1996-05-01 | 1996-05-01 | Method for making bipolar transistor |
US641393 | 1996-05-01 |
Publications (2)
Publication Number | Publication Date |
---|---|
DE69732318D1 true DE69732318D1 (de) | 2005-03-03 |
DE69732318T2 DE69732318T2 (de) | 2005-06-16 |
Family
ID=24572179
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
DE69732318T Expired - Fee Related DE69732318T2 (de) | 1996-05-01 | 1997-04-16 | Verfahren zur Herstellung eines bipolaren Transistors |
Country Status (5)
Country | Link |
---|---|
US (1) | US5646055A (de) |
EP (1) | EP0805497B1 (de) |
JP (1) | JPH1050721A (de) |
CN (1) | CN1110859C (de) |
DE (1) | DE69732318T2 (de) |
Families Citing this family (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6559011B1 (en) * | 2000-10-19 | 2003-05-06 | Muhammed Ayman Shibib | Dual level gate process for hot carrier control in double diffused MOS transistors |
US6790722B1 (en) | 2000-11-22 | 2004-09-14 | International Business Machines Corporation | Logic SOI structure, process and application for vertical bipolar transistor |
US6670255B2 (en) * | 2001-09-27 | 2003-12-30 | International Business Machines Corporation | Method of fabricating lateral diodes and bipolar transistors |
GB0318146D0 (en) * | 2003-08-02 | 2003-09-03 | Zetex Plc | Bipolar transistor with a low saturation voltage |
KR100623633B1 (ko) * | 2004-05-19 | 2006-09-18 | 이태복 | 고 내압용 반도체 소자의 제조방법 |
JP4458112B2 (ja) * | 2007-04-18 | 2010-04-28 | 株式会社日立製作所 | 半導体装置の製造方法、それを用いた半導体装置及びプラズマパネルディスプレイ |
US20100117153A1 (en) * | 2008-11-07 | 2010-05-13 | Honeywell International Inc. | High voltage soi cmos device and method of manufacture |
Family Cites Families (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3923553A (en) * | 1969-10-14 | 1975-12-02 | Kogyo Gijutsuin | Method of manufacturing lateral or field-effect transistors |
US4050965A (en) * | 1975-10-21 | 1977-09-27 | The United States Of America As Represented By The Secretary Of The Air Force | Simultaneous fabrication of CMOS transistors and bipolar devices |
JPS56131954A (en) * | 1980-03-19 | 1981-10-15 | Nippon Telegr & Teleph Corp <Ntt> | Semiconductor device |
US4344081A (en) * | 1980-04-14 | 1982-08-10 | Supertex, Inc. | Combined DMOS and a vertical bipolar transistor device and fabrication method therefor |
US4546536A (en) * | 1983-08-04 | 1985-10-15 | International Business Machines Corporation | Fabrication methods for high performance lateral bipolar transistors |
US5264719A (en) * | 1986-01-07 | 1993-11-23 | Harris Corporation | High voltage lateral semiconductor device |
US4916083A (en) * | 1987-05-11 | 1990-04-10 | International Business Machines Corporation | High performance sidewall emitter transistor |
JP3097092B2 (ja) * | 1989-04-21 | 2000-10-10 | 日本電気株式会社 | Bi―CMOS集積回路およびその製造方法 |
US4966858A (en) * | 1989-11-02 | 1990-10-30 | Motorola, Inc. | Method of fabricating a lateral semiconductor structure including field plates for self-alignment |
US5070381A (en) * | 1990-03-20 | 1991-12-03 | Texas Instruments Incorporated | High voltage lateral transistor |
JP3163092B2 (ja) * | 1990-08-09 | 2001-05-08 | 株式会社東芝 | 半導体装置の製造方法 |
JP2842682B2 (ja) * | 1990-11-08 | 1999-01-06 | シャープ株式会社 | 半導体装置の製造方法 |
US5298786A (en) * | 1990-12-06 | 1994-03-29 | International Business Machines Corp. | SOI lateral bipolar transistor with edge-strapped base contact and method of fabricating same |
US5389561A (en) * | 1991-12-13 | 1995-02-14 | Sony Corporation | Method for making SOI type bipolar transistor |
US5416031A (en) * | 1992-09-30 | 1995-05-16 | Sony Corporation | Method of producing Bi-CMOS transistors |
SE501218C2 (sv) * | 1993-05-18 | 1994-12-12 | Asea Brown Boveri | Lateral bipolär transistor med variabel basvidd och ett förfarande för styrning av basvidden |
US5444004A (en) * | 1994-04-13 | 1995-08-22 | Winbond Electronics Corporation | CMOS process compatible self-alignment lateral bipolar junction transistor |
US5449627A (en) * | 1994-12-14 | 1995-09-12 | United Microelectronics Corporation | Lateral bipolar transistor and FET compatible process for making it |
-
1996
- 1996-05-01 US US08/641,393 patent/US5646055A/en not_active Expired - Lifetime
-
1997
- 1997-04-16 EP EP97106234A patent/EP0805497B1/de not_active Expired - Lifetime
- 1997-04-16 DE DE69732318T patent/DE69732318T2/de not_active Expired - Fee Related
- 1997-04-21 JP JP9117547A patent/JPH1050721A/ja active Pending
- 1997-04-29 CN CN97110996A patent/CN1110859C/zh not_active Expired - Fee Related
Also Published As
Publication number | Publication date |
---|---|
CN1110859C (zh) | 2003-06-04 |
JPH1050721A (ja) | 1998-02-20 |
EP0805497B1 (de) | 2005-01-26 |
US5646055A (en) | 1997-07-08 |
CN1170238A (zh) | 1998-01-14 |
EP0805497A1 (de) | 1997-11-05 |
DE69732318T2 (de) | 2005-06-16 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
DE69531654D1 (de) | Verfahren zur herstellung eines dünnschicht-halbleiter-transistors | |
DE59710005D1 (de) | Verfahren zur Herstellung eines Heterobipolartransistors | |
DE59705585D1 (de) | Verfahren zur herstellung eines mos-transistors | |
DE69710745D1 (de) | Verfahren zur Herstellung eines selbstjustierten kurzkanal- VMOS feldeffekttransistors | |
DE60045447D1 (de) | Verfahren zur Herstellung eines zweifach vertieften Transistors | |
DE59605967D1 (de) | Verfahren zur herstellung eines mos-transistors | |
DE69841475D1 (de) | Verfahren zur Herstellung eines MOSFET | |
DE69320520D1 (de) | Verfahren zur Herstellung eines Heteroübergangsbipolartransistors | |
DE60034406D1 (de) | Verfahren zur herstellung von einem dünnschichtfeldeffekttransistor | |
DE69033711D1 (de) | Verfahren zur Herstellung eines bipolaren Transistors | |
DE69738681D1 (de) | Verfahren zur Herstellung einer Anordnung mit Graben-MOS-Gate | |
DE69912376D1 (de) | Verfahren zur herstellung eines halbleiterbauelements | |
DE69736895D1 (de) | Verfahren zur herstellung eines halbleiterspeichers | |
DE19758977B8 (de) | Verfahren zur Herstellung eines Halbleiterbauelements | |
DE69524516D1 (de) | Verfahren zur Herstellung eines Bipolatransistors | |
ATE217816T1 (de) | Verfahren zur herstellung eines formteiles | |
DE69734871D1 (de) | Verfahren zur Herstellung eines Germanium-implantierten bipolaren Heteroübergangtransistors | |
DE3679862D1 (de) | Verfahren zur herstellung eines bipolaren transistors. | |
DE69520849D1 (de) | Verfahren zur Herstellung eines bipolaren Transistors | |
DE60025456D1 (de) | Verfahren zur Herstellung eines selbstjustierten vertikalen Bipolartransistors | |
DE69502104D1 (de) | Verfahren zur herstellung eines weitporigen kristallinen molekularsiesses | |
DE69129379D1 (de) | Verfahren zur Herstellung eines bipolaren Transistors | |
DE69922617D1 (de) | Verfahren zur Herstellung eines Halbleiterbauelementes | |
DE69738558D1 (de) | Verfahren zur Herstellung eines Transistors mit selbstausrichtenden Kontakten | |
DE3871928D1 (de) | Verfahren zur herstellung eines bipolaren heterouebergangstransistor. |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
8364 | No opposition during term of opposition | ||
8339 | Ceased/non-payment of the annual fee |