DE3579174D1 - Verfahren zum herstellen einer halbleiterspeicherstruktur und halbleiterspeicherstruktur. - Google Patents
Verfahren zum herstellen einer halbleiterspeicherstruktur und halbleiterspeicherstruktur.Info
- Publication number
- DE3579174D1 DE3579174D1 DE8585300476T DE3579174T DE3579174D1 DE 3579174 D1 DE3579174 D1 DE 3579174D1 DE 8585300476 T DE8585300476 T DE 8585300476T DE 3579174 T DE3579174 T DE 3579174T DE 3579174 D1 DE3579174 D1 DE 3579174D1
- Authority
- DE
- Germany
- Prior art keywords
- semiconductor storage
- storage structure
- producing
- semiconductor
- storage
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
- 239000004065 semiconductor Substances 0.000 title 2
- 238000004519 manufacturing process Methods 0.000 title 1
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/01—Manufacture or treatment
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/30—DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S148/00—Metal treatment
- Y10S148/082—Ion implantation FETs/COMs
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Semiconductor Memories (AREA)
- Element Separation (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Static Random-Access Memory (AREA)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US06/574,056 US4570331A (en) | 1984-01-26 | 1984-01-26 | Thick oxide field-shield CMOS process |
Publications (1)
Publication Number | Publication Date |
---|---|
DE3579174D1 true DE3579174D1 (de) | 1990-09-20 |
Family
ID=24294510
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
DE8585300476T Expired - Lifetime DE3579174D1 (de) | 1984-01-26 | 1985-01-24 | Verfahren zum herstellen einer halbleiterspeicherstruktur und halbleiterspeicherstruktur. |
Country Status (4)
Country | Link |
---|---|
US (1) | US4570331A (de) |
EP (1) | EP0150993B1 (de) |
JP (1) | JPH0691220B2 (de) |
DE (1) | DE3579174D1 (de) |
Families Citing this family (27)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4696092A (en) * | 1984-07-02 | 1987-09-29 | Texas Instruments Incorporated | Method of making field-plate isolated CMOS devices |
US4720467A (en) * | 1986-09-29 | 1988-01-19 | International Business Machines Corporation | Method of forming a capacitor-transistor integrated circuit |
US5223735A (en) * | 1988-09-30 | 1993-06-29 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor integrated circuit device in which circuit functions can be remedied or changed and the method for producing the same |
JPH02172253A (ja) * | 1988-12-24 | 1990-07-03 | Mitsubishi Electric Corp | 半導体装置およびその製造方法 |
JP2598328B2 (ja) * | 1989-10-17 | 1997-04-09 | 三菱電機株式会社 | 半導体装置およびその製造方法 |
US5043790A (en) * | 1990-04-05 | 1991-08-27 | Ramtron Corporation | Sealed self aligned contacts using two nitrides process |
US5216281A (en) * | 1990-04-05 | 1993-06-01 | Ramtron Corporation | Self sealed aligned contact incorporating a dopant source |
US5104822A (en) * | 1990-07-30 | 1992-04-14 | Ramtron Corporation | Method for creating self-aligned, non-patterned contact areas and stacked capacitors using the method |
JPH06291181A (ja) * | 1993-03-30 | 1994-10-18 | Nippon Steel Corp | 半導体装置の製造方法 |
US5498898A (en) * | 1993-12-28 | 1996-03-12 | Nippon Steel Corporation | Semiconductor device using element isolation by field shield |
US5610099A (en) * | 1994-06-28 | 1997-03-11 | Ramtron International Corporation | Process for fabricating transistors using composite nitride structure |
US6380598B1 (en) | 1994-12-20 | 2002-04-30 | Stmicroelectronics, Inc. | Radiation hardened semiconductor memory |
EP0718881B1 (de) * | 1994-12-20 | 2003-07-16 | STMicroelectronics, Inc. | Isolierung durch aktive Transistoren mit geerdeten Torelektroden |
JPH08293560A (ja) * | 1995-04-24 | 1996-11-05 | Mitsubishi Electric Corp | 半導体装置及びその製造方法 |
US5606202A (en) * | 1995-04-25 | 1997-02-25 | International Business Machines, Corporation | Planarized gate conductor on substrates with above-surface isolation |
US5834820A (en) * | 1995-10-13 | 1998-11-10 | Micron Technology, Inc. | Circuit for providing isolation of integrated circuit active areas |
US7064376B2 (en) * | 1996-05-24 | 2006-06-20 | Jeng-Jye Shau | High performance embedded semiconductor memory devices with multiple dimension first-level bit-lines |
US5748547A (en) * | 1996-05-24 | 1998-05-05 | Shau; Jeng-Jye | High performance semiconductor memory devices having multiple dimension bit lines |
US20050036363A1 (en) * | 1996-05-24 | 2005-02-17 | Jeng-Jye Shau | High performance embedded semiconductor memory devices with multiple dimension first-level bit-lines |
TW376534B (en) | 1997-04-18 | 1999-12-11 | Pegre Semiconductors Llc | A semiconductor device and thereof |
US5986314A (en) * | 1997-10-08 | 1999-11-16 | Texas Instruments Incorporated | Depletion mode MOS capacitor with patterned Vt implants |
US6091630A (en) * | 1999-09-10 | 2000-07-18 | Stmicroelectronics, Inc. | Radiation hardened semiconductor memory |
US6806123B2 (en) | 2002-04-26 | 2004-10-19 | Micron Technology, Inc. | Methods of forming isolation regions associated with semiconductor constructions |
US6756619B2 (en) * | 2002-08-26 | 2004-06-29 | Micron Technology, Inc. | Semiconductor constructions |
US7112838B2 (en) * | 2004-03-31 | 2006-09-26 | Broadcom Corporation | Multipurpose metal fill |
US8993457B1 (en) | 2014-02-06 | 2015-03-31 | Cypress Semiconductor Corporation | Method of fabricating a charge-trapping gate stack using a CMOS process flow |
US20160178467A1 (en) * | 2014-07-29 | 2016-06-23 | Silicon Microstructures, Inc. | Pressure sensor having cap-defined membrane |
Family Cites Families (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4240093A (en) * | 1976-12-10 | 1980-12-16 | Rca Corporation | Integrated circuit device including both N-channel and P-channel insulated gate field effect transistors |
JPS607389B2 (ja) * | 1978-12-26 | 1985-02-23 | 超エル・エス・アイ技術研究組合 | 半導体装置の製造方法 |
US4240845A (en) * | 1980-02-04 | 1980-12-23 | International Business Machines Corporation | Method of fabricating random access memory device |
US4441246A (en) * | 1980-05-07 | 1984-04-10 | Texas Instruments Incorporated | Method of making memory cell by selective oxidation of polysilicon |
DE3032632A1 (de) * | 1980-08-29 | 1982-04-08 | Siemens AG, 1000 Berlin und 8000 München | Verfahren zur herstellung integrierter dynamischer ram-eintransistor-speicherzellen |
US4380113A (en) * | 1980-11-17 | 1983-04-19 | Signetics Corporation | Process for fabricating a high capacity memory cell |
DE3044132A1 (de) * | 1980-11-24 | 1982-07-15 | Siemens AG, 1000 Berlin und 8000 München | Dynamische halbleiter-speicherzelle mit wahlfreiem zugriff und verfahren zu ihrer herstellung |
JPS57188866A (en) * | 1981-05-18 | 1982-11-19 | Hitachi Ltd | Manufacture of semiconductor device |
US4352236A (en) * | 1981-07-24 | 1982-10-05 | Intel Corporation | Double field oxidation process |
US4411058A (en) * | 1981-08-31 | 1983-10-25 | Hughes Aircraft Company | Process for fabricating CMOS devices with self-aligned channel stops |
US4507159A (en) * | 1981-10-07 | 1985-03-26 | Advanced Micro Devices, Inc. | Method of manufacturing high capacity semiconductor capacitance devices |
US4506436A (en) * | 1981-12-21 | 1985-03-26 | International Business Machines Corporation | Method for increasing the radiation resistance of charge storage semiconductor devices |
GB2114367A (en) * | 1982-01-28 | 1983-08-17 | Western Electric Co | Semiconductor memory device |
DE3205858A1 (de) * | 1982-02-18 | 1983-08-25 | Siemens AG, 1000 Berlin und 8000 München | Verfahren zum herstellen von dynamischen halbleiter-speicherzellen mit wahlfreiem zugriff (ram) nach der doppel-polysilizium-gate-technologie |
US4466177A (en) * | 1983-06-30 | 1984-08-21 | International Business Machines Corporation | Storage capacitor optimization for one device FET dynamic RAM cell |
-
1984
- 1984-01-26 US US06/574,056 patent/US4570331A/en not_active Expired - Lifetime
-
1985
- 1985-01-24 EP EP85300476A patent/EP0150993B1/de not_active Expired
- 1985-01-24 JP JP60009996A patent/JPH0691220B2/ja not_active Expired - Fee Related
- 1985-01-24 DE DE8585300476T patent/DE3579174D1/de not_active Expired - Lifetime
Also Published As
Publication number | Publication date |
---|---|
EP0150993A3 (en) | 1986-10-15 |
JPS60216577A (ja) | 1985-10-30 |
JPH0691220B2 (ja) | 1994-11-14 |
EP0150993A2 (de) | 1985-08-07 |
US4570331A (en) | 1986-02-18 |
EP0150993B1 (de) | 1990-08-16 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
DE3579174D1 (de) | Verfahren zum herstellen einer halbleiterspeicherstruktur und halbleiterspeicherstruktur. | |
DE3686600D1 (de) | Verfahren zum herstellen einer harzumhuellten halbleiteranordnung. | |
DE3780369D1 (de) | Verfahren zum herstellen einer halbleiterstruktur. | |
DE3583934D1 (de) | Verfahren zum herstellen einer halbleiterverbundanordnung. | |
DE3586732D1 (de) | Verfahren zum herstellen einer dreidimentionaler halbleiteranordung. | |
DE3584757D1 (de) | Verfahren zum herstellen einer zwei-wannen-cmos-halbleiterstruktur. | |
DE3884698D1 (de) | Verfahren zum Herstellen einer Speicherzelle. | |
DE3586109D1 (de) | Verfahren zum herstellen einer verbindungsstruktur von einer halbleiteranordnung. | |
DE3686453D1 (de) | Verfahren zum herstellen einer duennen halbleiterschicht. | |
DE3575241D1 (de) | Halbleiteranordnung und verfahren zum herstellen derselben. | |
DE3583472D1 (de) | Verfahren zum herstellen einer halbleiteranordnung mit gateelektrode. | |
DE68917995D1 (de) | Verfahren zum Herstellen einer Halbleitervorrichtung. | |
DE68911621D1 (de) | Verfahren zum Herstellen einer Einrichtung. | |
DE3685970D1 (de) | Verfahren zum herstellen eines halbleiterbauelements. | |
DE3483579D1 (de) | Verfahren zum herstellen einer leiterbahn. | |
DE3586822D1 (de) | Halbleiteranordnung und verfahren zu deren herstellung. | |
DE68919549D1 (de) | Verfahren zum Herstellen einer Halbleiteranordnung. | |
DE3587231D1 (de) | Verfahren zum herstellen einer dmos-halbleiteranordnung. | |
DE3786914D1 (de) | Verfahren zum herstellen einer integrierten schaltungspackungsstruktur. | |
DE3483280D1 (de) | Verfahren zum herstellen einer mehrschicht-halbleiteranordnung. | |
DE3783405D1 (de) | Halbleiteranordnung mit einer duennschicht-verdrahtung und verfahren zum herstellen derselben. | |
DE3671583D1 (de) | Verfahren zum herstellen eines halbleiter-speicherbauelementes. | |
DE68920094D1 (de) | Verfahren zum Herstellen einer Halbleiteranordnung. | |
DE3789113D1 (de) | Packung mit einer banderolenartigen hülle sowie verfahren und anordnung zum herstellen einer derartigen packung. | |
DE3671324D1 (de) | Verfahren zum herstellen einer halbleiteranordnung. |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
8364 | No opposition during term of opposition | ||
8339 | Ceased/non-payment of the annual fee |