DE3134110A1 - Integrierte halbleiterschaltung - Google Patents
Integrierte halbleiterschaltungInfo
- Publication number
- DE3134110A1 DE3134110A1 DE19813134110 DE3134110A DE3134110A1 DE 3134110 A1 DE3134110 A1 DE 3134110A1 DE 19813134110 DE19813134110 DE 19813134110 DE 3134110 A DE3134110 A DE 3134110A DE 3134110 A1 DE3134110 A1 DE 3134110A1
- Authority
- DE
- Germany
- Prior art keywords
- carrier layer
- semiconductor
- area
- semiconductor carrier
- layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Classifications
-
- H10P14/61—
-
- H10W10/0145—
-
- H10W10/17—
Landscapes
- Element Separation (AREA)
- Bipolar Integrated Circuits (AREA)
- Bipolar Transistors (AREA)
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP55119294A JPS5743438A (en) | 1980-08-29 | 1980-08-29 | Semiconductor device and manufacture thereof |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| DE3134110A1 true DE3134110A1 (de) | 1982-04-08 |
| DE3134110C2 DE3134110C2 (cg-RX-API-DMAC10.html) | 1989-06-15 |
Family
ID=14757841
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| DE19813134110 Granted DE3134110A1 (de) | 1980-08-29 | 1981-08-28 | Integrierte halbleiterschaltung |
Country Status (4)
| Country | Link |
|---|---|
| US (1) | US4551743A (cg-RX-API-DMAC10.html) |
| JP (1) | JPS5743438A (cg-RX-API-DMAC10.html) |
| DE (1) | DE3134110A1 (cg-RX-API-DMAC10.html) |
| NL (1) | NL188315C (cg-RX-API-DMAC10.html) |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| FR2554638A1 (fr) * | 1983-11-04 | 1985-05-10 | Efcis | Procede de fabrication de structures integrees de silicium sur ilots isoles du substrat |
| DE3809218A1 (de) * | 1987-03-20 | 1988-09-29 | Mitsubishi Electric Corp | Halbleitereinrichtung mit einem graben und verfahren zum herstellen einer solchen halbleitereinrichtung |
Families Citing this family (28)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS6072243A (ja) * | 1983-09-28 | 1985-04-24 | Matsushita Electric Ind Co Ltd | 半導体集積回路装置 |
| JPH0779133B2 (ja) * | 1986-06-12 | 1995-08-23 | 松下電器産業株式会社 | 半導体装置の製造方法 |
| USRE33622E (en) * | 1986-09-04 | 1991-06-25 | At&T Bell Laboratories | Integrated circuits having stepped dielectric regions |
| US5306940A (en) * | 1990-10-22 | 1994-04-26 | Nec Corporation | Semiconductor device including a locos type field oxide film and a U trench penetrating the locos film |
| KR950000103B1 (ko) * | 1991-04-15 | 1995-01-09 | 금성일렉트론 주식회사 | 반도체 장치 및 그 제조방법 |
| KR100213189B1 (ko) * | 1992-06-11 | 1999-08-02 | 김광호 | 반도체메모리장치 및 그 제조방법 |
| JPH06132392A (ja) * | 1992-06-23 | 1994-05-13 | Nec Corp | 半導体装置 |
| JP3396553B2 (ja) * | 1994-02-04 | 2003-04-14 | 三菱電機株式会社 | 半導体装置の製造方法及び半導体装置 |
| JP3360970B2 (ja) * | 1995-05-22 | 2003-01-07 | 株式会社東芝 | 半導体装置の製造方法 |
| US6110798A (en) | 1996-01-05 | 2000-08-29 | Micron Technology, Inc. | Method of fabricating an isolation structure on a semiconductor substrate |
| US6465865B1 (en) * | 1996-01-05 | 2002-10-15 | Micron Technology, Inc. | Isolated structure and method of fabricating such a structure on a substrate |
| US5963789A (en) * | 1996-07-08 | 1999-10-05 | Kabushiki Kaisha Toshiba | Method for silicon island formation |
| US6765280B1 (en) * | 1998-12-21 | 2004-07-20 | Agilent Technologies, Inc. | Local oxidation of a sidewall sealed shallow trench for providing isolation between devices of a substrate |
| WO2001043186A1 (en) * | 1999-12-13 | 2001-06-14 | Infineon Technologies North America Corp. | Body contacted silicon-on-insulator (soi) structure and method of fabrication |
| US6853048B1 (en) | 2000-08-11 | 2005-02-08 | Agere Systems Inc. | Bipolar transistor having an isolation structure located under the base, emitter and collector and a method of manufacture thereof |
| US6864547B2 (en) | 2001-06-15 | 2005-03-08 | Agere Systems Inc. | Semiconductor device having a ghost source/drain region and a method of manufacture therefor |
| US6958518B2 (en) * | 2001-06-15 | 2005-10-25 | Agere Systems Inc. | Semiconductor device having at least one source/drain region formed on an isolation region and a method of manufacture therefor |
| US6784076B2 (en) * | 2002-04-08 | 2004-08-31 | Micron Technology, Inc. | Process for making a silicon-on-insulator ledge by implanting ions from silicon source |
| US6809386B2 (en) * | 2002-08-29 | 2004-10-26 | Micron Technology, Inc. | Cascode I/O driver with improved ESD operation |
| KR100525797B1 (ko) * | 2003-06-18 | 2005-11-02 | 동부아남반도체 주식회사 | 소자분리막 구조 및 제조 방법 |
| KR100487657B1 (ko) * | 2003-08-13 | 2005-05-03 | 삼성전자주식회사 | 리세스된 게이트를 갖는 모스 트렌지스터 및 그의 제조방법 |
| US20070059897A1 (en) * | 2005-09-09 | 2007-03-15 | Armin Tilke | Isolation for semiconductor devices |
| US20070224775A1 (en) * | 2006-03-27 | 2007-09-27 | Nick Lindert | Trench isolation structure having an expanded portion thereof |
| FR2914491A1 (fr) * | 2007-03-27 | 2008-10-03 | Commissariat Energie Atomique | Procede de fabrication de zones actives de germanium sur isolant avec tranchees fines d'isolation laterale a bords arrondis. |
| US7692483B2 (en) * | 2007-10-10 | 2010-04-06 | Atmel Corporation | Apparatus and method for preventing snap back in integrated circuits |
| US8085604B2 (en) * | 2008-12-12 | 2011-12-27 | Atmel Corporation | Snap-back tolerant integrated circuits |
| US9935126B2 (en) | 2014-09-08 | 2018-04-03 | Infineon Technologies Ag | Method of forming a semiconductor substrate with buried cavities and dielectric support structures |
| US9536999B2 (en) | 2014-09-08 | 2017-01-03 | Infineon Technologies Ag | Semiconductor device with control structure including buried portions and method of manufacturing |
Citations (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| DE2408402A1 (de) * | 1973-02-21 | 1974-08-22 | Raytheon Co | Verfahren zur herstellung integrierter schaltungen bzw. nach einem solchen verfahren hergestellte integrierte halbleiterschaltungseinheit |
| US3940784A (en) * | 1973-05-04 | 1976-02-24 | U.S. Philips Corporation | Semiconductor device |
| EP0005728A1 (de) * | 1978-05-25 | 1979-12-12 | International Business Machines Corporation | Verfahren zum Herstellen eines lateralen PNP- oder NPN-Transistors mit hoher Verstärkung und dadurch hergestellter Transistor |
Family Cites Families (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4019248A (en) * | 1974-06-04 | 1977-04-26 | Texas Instruments Incorporated | High voltage junction semiconductor device fabrication |
| JPS5221782A (en) * | 1975-08-13 | 1977-02-18 | Toshiba Corp | Producing system and unit of semiconductor |
| JPS5318384A (en) * | 1976-08-04 | 1978-02-20 | Shinkawa Seisakusho Kk | Apparatus for wireebonding |
| US4187125A (en) * | 1976-12-27 | 1980-02-05 | Raytheon Company | Method for manufacturing semiconductor structures by anisotropic and isotropic etching |
| US4264382A (en) * | 1978-05-25 | 1981-04-28 | International Business Machines Corporation | Method for making a lateral PNP or NPN with a high gain utilizing reactive ion etching of buried high conductivity regions |
| US4209349A (en) * | 1978-11-03 | 1980-06-24 | International Business Machines Corporation | Method for forming a narrow dimensioned mask opening on a silicon body utilizing reactive ion etching |
| JPS56103446A (en) * | 1980-01-22 | 1981-08-18 | Fujitsu Ltd | Semiconductor device |
| US4318751A (en) * | 1980-03-13 | 1982-03-09 | International Business Machines Corporation | Self-aligned process for providing an improved high performance bipolar transistor |
| JPS56140642A (en) * | 1980-04-01 | 1981-11-04 | Matsushita Electric Ind Co Ltd | Manufacture of semiconductor device |
| JPS5712533A (en) * | 1980-06-26 | 1982-01-22 | Fujitsu Ltd | Manufacture of semiconductor device |
-
1980
- 1980-08-29 JP JP55119294A patent/JPS5743438A/ja active Granted
-
1981
- 1981-08-27 NL NLAANVRAGE8103986,A patent/NL188315C/xx not_active IP Right Cessation
- 1981-08-28 DE DE19813134110 patent/DE3134110A1/de active Granted
-
1984
- 1984-08-06 US US06/637,707 patent/US4551743A/en not_active Expired - Lifetime
Patent Citations (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| DE2408402A1 (de) * | 1973-02-21 | 1974-08-22 | Raytheon Co | Verfahren zur herstellung integrierter schaltungen bzw. nach einem solchen verfahren hergestellte integrierte halbleiterschaltungseinheit |
| US3940784A (en) * | 1973-05-04 | 1976-02-24 | U.S. Philips Corporation | Semiconductor device |
| EP0005728A1 (de) * | 1978-05-25 | 1979-12-12 | International Business Machines Corporation | Verfahren zum Herstellen eines lateralen PNP- oder NPN-Transistors mit hoher Verstärkung und dadurch hergestellter Transistor |
Non-Patent Citations (2)
| Title |
|---|
| IBM Tech. Discl. Bull., Vol. 22, Nr. 7, Dez. 1979, S. 2749/2750 * |
| Philips techn. Rdsch. 38, 1979, Nr. 7/8, S. 203-214 * |
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| FR2554638A1 (fr) * | 1983-11-04 | 1985-05-10 | Efcis | Procede de fabrication de structures integrees de silicium sur ilots isoles du substrat |
| EP0146427A3 (fr) * | 1983-11-04 | 1985-07-31 | Societe Pour L'etude Et La Fabrication De Circuits Integres Speciaux - E.F.C.I.S. | Procédé de fabrication de structures intégrées de silicium sur ilots isolés du substrat |
| DE3809218A1 (de) * | 1987-03-20 | 1988-09-29 | Mitsubishi Electric Corp | Halbleitereinrichtung mit einem graben und verfahren zum herstellen einer solchen halbleitereinrichtung |
Also Published As
| Publication number | Publication date |
|---|---|
| JPS5743438A (en) | 1982-03-11 |
| NL8103986A (nl) | 1982-03-16 |
| US4551743A (en) | 1985-11-05 |
| DE3134110C2 (cg-RX-API-DMAC10.html) | 1989-06-15 |
| NL188315C (nl) | 1992-05-18 |
| JPH0158661B2 (cg-RX-API-DMAC10.html) | 1989-12-13 |
| NL188315B (nl) | 1991-12-16 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| DE3134110A1 (de) | Integrierte halbleiterschaltung | |
| DE2214935C2 (de) | Integrierte MOS-Schaltung | |
| DE3788172T2 (de) | MIS integrierte Schaltung, wie eine EPROM-Speicherzelle, und Verfahren zu deren Herstellung. | |
| DE2502235A1 (de) | Ladungskopplungs-halbleiteranordnung | |
| DE19501557C2 (de) | CMOS-Halbleitervorrichtung und Verfahren zu deren Herstellung | |
| DE2630571B2 (de) | Ein-Transistor-Speicherzelle mit in V-MOS-Technik | |
| DE19642538A1 (de) | Halbleitereinrichtung und Herstellungsverfahren derselben | |
| DE3785317T2 (de) | Matrix hoher Packungsdichte aus dynamischen VMOS RAM. | |
| DE3030385A1 (de) | Mos-halbleitervorrichtung und verfahren zur herstellung derselben | |
| DE19709002A1 (de) | Verfahren zur Erzeugung von überbrückten, dotierten Zonen | |
| DE2926334C2 (cg-RX-API-DMAC10.html) | ||
| DE19720193C2 (de) | Integrierte Schaltungsanordnung mit mindestens zwei vertikalen MOS-Transistoren und Verfahren zu deren Herstellung | |
| DE19824209A1 (de) | Halbleitervorrichtung | |
| DE3142448C2 (de) | MOS-Transistor und Verfahren zu seiner Herstellung | |
| DE3109074A1 (de) | Halbleitervorrichtung und verfahren zu ihrer herstellung | |
| DE4130890A1 (de) | Verfahren zur herstellung eines kondensators unter verwendung des feldeffekttransistor-prozesses und mit hilfe des verfahrens hergestellte struktur | |
| DE1539090B1 (de) | Integrierte Halbleiteranordnung und Verfahren zu ihrer Herstellung | |
| DE3728849C2 (de) | MIS (Metallisolatorhalbleiter)-Halbleitervorrichtung und Verfahren zur Herstellung derselben | |
| EP1068644B1 (de) | Speicherzellenanordnung und verfahren zu ihrer herstellung | |
| DE2141695B2 (de) | Verfahren zum herstellen eines monolithischen halbleiterbauelementes | |
| DE10207740B4 (de) | Verfahren zur Herstellung eines p-Kanal-Feldeffekttransistors auf einem Halbleitersubstrat | |
| DE2738049A1 (de) | Integrierte halbleiterschaltungsanordnung | |
| EP0000180A1 (de) | Halbleiter-Zellenstruktur für eine Eimerkettenschaltung sowie Verfahren zur Herstellung derselben | |
| DE2911726A1 (de) | Halbleitervorrichtung und verfahren zu deren herstellung | |
| DE3879651T2 (de) | Ladungsverschiebeanordnung mit senkung der ausgangsverschiebespannung und verfahren zu ihrer herstellung. |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| OP8 | Request for examination as to paragraph 44 patent law | ||
| 8127 | New person/name/address of the applicant |
Owner name: KABUSHIKI KAISHA TOSHIBA, KAWASAKI, KANAGAWA, JP |
|
| D2 | Grant after examination | ||
| 8364 | No opposition during term of opposition | ||
| 8339 | Ceased/non-payment of the annual fee |