CN1155156C - 时钟提取电路 - Google Patents
时钟提取电路 Download PDFInfo
- Publication number
- CN1155156C CN1155156C CNB981150667A CN98115066A CN1155156C CN 1155156 C CN1155156 C CN 1155156C CN B981150667 A CNB981150667 A CN B981150667A CN 98115066 A CN98115066 A CN 98115066A CN 1155156 C CN1155156 C CN 1155156C
- Authority
- CN
- China
- Prior art keywords
- edge
- signal
- frequency
- clock
- circuit
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
- 238000000605 extraction Methods 0.000 title abstract description 16
- 230000000630 rising effect Effects 0.000 claims abstract description 29
- 238000001514 detection method Methods 0.000 claims description 17
- 230000005540 biological transmission Effects 0.000 claims description 11
- 238000010586 diagram Methods 0.000 description 8
- 238000012546 transfer Methods 0.000 description 8
- 239000000284 extract Substances 0.000 description 7
- 238000004891 communication Methods 0.000 description 4
- 238000000034 method Methods 0.000 description 2
- 238000013459 approach Methods 0.000 description 1
- 230000002146 bilateral effect Effects 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 238000006243 chemical reaction Methods 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 230000008676 import Effects 0.000 description 1
- 238000009434 installation Methods 0.000 description 1
- 238000012423 maintenance Methods 0.000 description 1
- 238000004519 manufacturing process Methods 0.000 description 1
- 230000003287 optical effect Effects 0.000 description 1
- 230000001360 synchronised effect Effects 0.000 description 1
- 238000012360 testing method Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L7/00—Arrangements for synchronising receiver with transmitter
- H04L7/02—Speed or phase control by the received code signals, the signals containing no special synchronisation information
- H04L7/033—Speed or phase control by the received code signals, the signals containing no special synchronisation information using the transitions of the received signal to control the phase of the synchronising-signal-generating means, e.g. using a phase-locked loop
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/085—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal
- H03L7/087—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal using at least two phase detectors or a frequency and phase detector in the loop
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/16—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop
- H03L7/18—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop
- H03L7/183—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop a time difference being used for locking the loop, the counter counting between fixed numbers or the frequency divider dividing by a fixed number
- H03L7/191—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop a time difference being used for locking the loop, the counter counting between fixed numbers or the frequency divider dividing by a fixed number using at least two different signals from the frequency divider or the counter for determining the time difference
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L7/00—Arrangements for synchronising receiver with transmitter
- H04L7/0079—Receiver details
- H04L7/0087—Preprocessing of received signal for synchronisation, e.g. by code conversion, pulse generation or edge detection
Landscapes
- Engineering & Computer Science (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Synchronisation In Digital Transmission Systems (AREA)
- Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
Abstract
Description
Claims (4)
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP122301/1997 | 1997-05-13 | ||
JP12230197A JP3033520B2 (ja) | 1997-05-13 | 1997-05-13 | クロック抽出回路 |
JP122301/97 | 1997-05-13 |
Publications (2)
Publication Number | Publication Date |
---|---|
CN1210396A CN1210396A (zh) | 1999-03-10 |
CN1155156C true CN1155156C (zh) | 2004-06-23 |
Family
ID=14832577
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CNB981150667A Expired - Fee Related CN1155156C (zh) | 1997-05-13 | 1998-05-13 | 时钟提取电路 |
Country Status (5)
Country | Link |
---|---|
US (1) | US6072370A (zh) |
EP (1) | EP0878911B1 (zh) |
JP (1) | JP3033520B2 (zh) |
CN (1) | CN1155156C (zh) |
DE (1) | DE69830541T2 (zh) |
Families Citing this family (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH10145348A (ja) * | 1996-09-13 | 1998-05-29 | Nec Corp | クロック抽出回路 |
JP3827947B2 (ja) * | 1998-05-13 | 2006-09-27 | 三菱電機株式会社 | クロック異常検出装置 |
US6166606A (en) * | 1999-02-10 | 2000-12-26 | Zilog, Inc. | Phase and frequency locked clock generator |
JP3327256B2 (ja) | 1999-06-17 | 2002-09-24 | 日本電気株式会社 | クロックリカバリ回路及び位相比較方法 |
JP3881891B2 (ja) * | 1999-12-03 | 2007-02-14 | 富士通株式会社 | 位相同期ループ回路ならびに該回路を備える光中継装置、光端局装置および光通信システム |
US6606360B1 (en) * | 1999-12-30 | 2003-08-12 | Intel Corporation | Method and apparatus for receiving data |
US6608875B1 (en) * | 2000-05-02 | 2003-08-19 | Tektronix, Inc. | Free-running-frequency adjustment circuit for a clock recovery system |
US7113562B1 (en) * | 2000-12-27 | 2006-09-26 | Intel Corporation | Method and apparatus for receiving data based on tracking zero crossings |
JP2002246901A (ja) * | 2001-02-15 | 2002-08-30 | Sanyo Electric Co Ltd | 位相比較器 |
JP3502618B2 (ja) * | 2001-07-19 | 2004-03-02 | 松下電器産業株式会社 | 位相同期ループ回路、及びデータ再生装置 |
WO2004021574A1 (en) * | 2002-08-30 | 2004-03-11 | Koninklijke Philips Electronics N.V. | Phase locked loop |
CN103969477A (zh) * | 2014-05-27 | 2014-08-06 | 深圳市开立科技有限公司 | 一种信号发生器及其应用方法、系统 |
WO2019171585A1 (ja) * | 2018-03-09 | 2019-09-12 | 三菱電機株式会社 | Pll回路 |
Family Cites Families (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
GB1172083A (en) * | 1966-09-06 | 1969-11-26 | British Telecomm Res Ltd | Digit Rate Synchronisation of a Network of Digital Stations |
JPS637050A (ja) * | 1986-06-27 | 1988-01-12 | Sumitomo Electric Ind Ltd | 高速タイミング抽出回路 |
JP2993200B2 (ja) * | 1991-07-31 | 1999-12-20 | 日本電気株式会社 | 位相同期ループ |
-
1997
- 1997-05-13 JP JP12230197A patent/JP3033520B2/ja not_active Expired - Fee Related
-
1998
- 1998-05-08 DE DE69830541T patent/DE69830541T2/de not_active Expired - Lifetime
- 1998-05-08 EP EP98108465A patent/EP0878911B1/en not_active Expired - Lifetime
- 1998-05-12 US US09/075,814 patent/US6072370A/en not_active Expired - Lifetime
- 1998-05-13 CN CNB981150667A patent/CN1155156C/zh not_active Expired - Fee Related
Also Published As
Publication number | Publication date |
---|---|
US6072370A (en) | 2000-06-06 |
EP0878911B1 (en) | 2005-06-15 |
DE69830541T2 (de) | 2006-05-11 |
CN1210396A (zh) | 1999-03-10 |
JP3033520B2 (ja) | 2000-04-17 |
JPH10313303A (ja) | 1998-11-24 |
EP0878911A3 (en) | 2000-12-06 |
EP0878911A2 (en) | 1998-11-18 |
DE69830541D1 (de) | 2005-07-21 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN1155156C (zh) | 时钟提取电路 | |
CN1171398C (zh) | 集成电路之间的串行数据通信 | |
US20060198463A1 (en) | Device for converting a transmitted signal into a digital signal | |
CN1418402A (zh) | 相位检测器 | |
US20030001557A1 (en) | System and method for detecting phase offset in a phase-locked loop | |
CN1449119A (zh) | 具有加大建立和保持时间的容限的串行器-解串器电路 | |
CN1224178C (zh) | 恢复时钟信号及其数据的抗噪、猝发模式接收设备和方法 | |
TW200952342A (en) | System and method for implementing a digital phase-locked loop | |
CN1192569C (zh) | 在数字接口上进行信号组合的方法 | |
CN1252932C (zh) | 半导体集成电路 | |
CN1086533C (zh) | 在电话线路上线路编码信号的传输电路 | |
CN1132313C (zh) | 降低功率消耗的过采样型时钟恢复电路和调整其中的时钟信号的相位的方法 | |
CN1842070A (zh) | 具有多级的定时恢复电路 | |
CN1194429A (zh) | 数据解码装置 | |
CN1526221A (zh) | Cmi信号定时恢复 | |
CN1161901C (zh) | 光通信系统中上行高速数据的同步接收方法与电路 | |
CN1309190C (zh) | 使用差分码移键控的扩展频谱通信系统 | |
CN1227824C (zh) | 使用双相位探测信号调整采样相位的方法 | |
CN1685656A (zh) | 从数据信号中提取时钟信号的时钟信号提取设备和方法 | |
CN117176181A (zh) | 一种具有字符对齐功能的串并转换电路 | |
EP0942551A2 (en) | Over-sampling type clock recovery circuit using majority determination | |
CN1897583A (zh) | 基于“相位插值-选择”的多相正交时钟产生电路 | |
CN1120572C (zh) | 使用锁相环路调校的延迟装置及其调校方法 | |
CN1129286C (zh) | 数字解调器 | |
US8532200B1 (en) | System and method for side band communication in SERDES transmission/receive channels |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
C10 | Entry into substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
C06 | Publication | ||
PB01 | Publication | ||
ASS | Succession or assignment of patent right |
Owner name: NEC ELECTRONICS TAIWAN LTD. Free format text: FORMER OWNER: NIPPON ELECTRIC CO., LTD. Effective date: 20030328 |
|
C41 | Transfer of patent application or patent right or utility model | ||
TA01 | Transfer of patent application right |
Effective date of registration: 20030328 Address after: Kawasaki, Kanagawa, Japan Applicant after: NEC Corp. Address before: Tokyo, Japan Applicant before: NEC Corp. |
|
C14 | Grant of patent or utility model | ||
GR01 | Patent grant | ||
C56 | Change in the name or address of the patentee |
Owner name: RENESAS KANSAI CO., LTD. Free format text: FORMER NAME: NEC CORP. |
|
CP01 | Change in the name or title of a patent holder |
Address after: Kawasaki, Kanagawa, Japan Patentee after: Renesas Electronics Corporation Address before: Kawasaki, Kanagawa, Japan Patentee before: NEC Corp. |
|
C17 | Cessation of patent right | ||
CF01 | Termination of patent right due to non-payment of annual fee |
Granted publication date: 20040623 Termination date: 20140513 |