CN107305861A - 半导体装置及其制造方法 - Google Patents
半导体装置及其制造方法 Download PDFInfo
- Publication number
- CN107305861A CN107305861A CN201610260314.4A CN201610260314A CN107305861A CN 107305861 A CN107305861 A CN 107305861A CN 201610260314 A CN201610260314 A CN 201610260314A CN 107305861 A CN107305861 A CN 107305861A
- Authority
- CN
- China
- Prior art keywords
- via hole
- semiconductor element
- substrate
- semiconductor
- overall
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 185
- 238000000034 method Methods 0.000 title claims abstract description 67
- 238000004519 manufacturing process Methods 0.000 title claims abstract description 25
- 239000000758 substrate Substances 0.000 claims abstract description 74
- 239000000463 material Substances 0.000 claims abstract description 49
- 239000004020 conductor Substances 0.000 claims abstract description 27
- 238000005516 engineering process Methods 0.000 claims description 47
- 229910052751 metal Inorganic materials 0.000 claims description 18
- 239000002184 metal Substances 0.000 claims description 18
- 238000005429 filling process Methods 0.000 claims description 11
- 238000009713 electroplating Methods 0.000 claims description 10
- 230000008569 process Effects 0.000 claims description 10
- 238000005553 drilling Methods 0.000 claims description 7
- 230000015572 biosynthetic process Effects 0.000 claims description 6
- 238000000227 grinding Methods 0.000 claims description 5
- 239000000206 moulding compound Substances 0.000 claims description 3
- 230000002035 prolonged effect Effects 0.000 claims 1
- 239000010410 layer Substances 0.000 description 35
- 239000011248 coating agent Substances 0.000 description 5
- 238000000576 coating method Methods 0.000 description 5
- 238000003909 pattern recognition Methods 0.000 description 5
- 238000004806 packaging method and process Methods 0.000 description 4
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 3
- 229910052802 copper Inorganic materials 0.000 description 3
- 239000010949 copper Substances 0.000 description 3
- 239000012792 core layer Substances 0.000 description 3
- 238000000708 deep reactive-ion etching Methods 0.000 description 3
- 230000007547 defect Effects 0.000 description 3
- 230000004048 modification Effects 0.000 description 3
- 238000012986 modification Methods 0.000 description 3
- 239000004411 aluminium Substances 0.000 description 2
- 229910052782 aluminium Inorganic materials 0.000 description 2
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 2
- 230000004888 barrier function Effects 0.000 description 2
- 238000000151 deposition Methods 0.000 description 2
- 230000008021 deposition Effects 0.000 description 2
- 239000002305 electric material Substances 0.000 description 2
- 238000000465 moulding Methods 0.000 description 2
- 229920000642 polymer Polymers 0.000 description 2
- 238000003860 storage Methods 0.000 description 2
- JYEUMXHLPRZUAT-UHFFFAOYSA-N 1,2,3-triazine Chemical compound C1=CN=NN=C1 JYEUMXHLPRZUAT-UHFFFAOYSA-N 0.000 description 1
- XQUPVDVFXZDTLT-UHFFFAOYSA-N 1-[4-[[4-(2,5-dioxopyrrol-1-yl)phenyl]methyl]phenyl]pyrrole-2,5-dione Chemical compound O=C1C=CC(=O)N1C(C=C1)=CC=C1CC1=CC=C(N2C(C=CC2=O)=O)C=C1 XQUPVDVFXZDTLT-UHFFFAOYSA-N 0.000 description 1
- 239000004952 Polyamide Substances 0.000 description 1
- 230000009471 action Effects 0.000 description 1
- 239000000853 adhesive Substances 0.000 description 1
- 230000001070 adhesive effect Effects 0.000 description 1
- 239000000956 alloy Substances 0.000 description 1
- 229910045601 alloy Inorganic materials 0.000 description 1
- 238000010420 art technique Methods 0.000 description 1
- 230000008859 change Effects 0.000 description 1
- 239000003989 dielectric material Substances 0.000 description 1
- 238000001312 dry etching Methods 0.000 description 1
- 238000001035 drying Methods 0.000 description 1
- 238000005538 encapsulation Methods 0.000 description 1
- 239000003822 epoxy resin Substances 0.000 description 1
- 238000011049 filling Methods 0.000 description 1
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 1
- 229910052737 gold Inorganic materials 0.000 description 1
- 239000010931 gold Substances 0.000 description 1
- 150000002466 imines Chemical class 0.000 description 1
- 230000006872 improvement Effects 0.000 description 1
- 238000003780 insertion Methods 0.000 description 1
- 230000037431 insertion Effects 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 238000000608 laser ablation Methods 0.000 description 1
- 238000002386 leaching Methods 0.000 description 1
- 238000001020 plasma etching Methods 0.000 description 1
- 238000007747 plating Methods 0.000 description 1
- 229920003192 poly(bis maleimide) Polymers 0.000 description 1
- 229920002647 polyamide Polymers 0.000 description 1
- 229920000647 polyepoxide Polymers 0.000 description 1
- 230000008054 signal transmission Effects 0.000 description 1
- 229910052710 silicon Inorganic materials 0.000 description 1
- 239000010703 silicon Substances 0.000 description 1
- 239000007787 solid Substances 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 230000009897 systematic effect Effects 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/50—Multistep manufacturing processes of assemblies consisting of devices, each device being of a type provided for in group H01L27/00 or H01L29/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76877—Filling of holes, grooves or trenches, e.g. vias, with conductive material
- H01L21/76879—Filling of holes, grooves or trenches, e.g. vias, with conductive material by selective deposition of conductive material in the vias, e.g. selective C.V.D. on semiconductor material, plating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76898—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics formed through a semiconductor substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3114—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed the device being a chip scale package, e.g. CSP
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/5226—Via connections in a multilevel interconnection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/528—Geometry or layout of the interconnection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5384—Conductive vias through the substrate with or without pins, e.g. buried coaxial conductors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/07—Structure, shape, material or disposition of the bonding areas after the connecting process
- H01L24/08—Structure, shape, material or disposition of the bonding areas after the connecting process of an individual bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L24/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L24/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L25/0657—Stacked arrangements of devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06541—Conductive via connections through the device, e.g. vertical interconnects, through silicon via [TSV]
- H01L2225/06544—Design considerations for via connections, e.g. geometry or layout
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06555—Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking
- H01L2225/06565—Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking the devices having the same size and there being no auxiliary carrier between the devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06582—Housing for the assembly, e.g. chip scale package [CSP]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/041—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L31/00
- H01L25/043—Stacked arrangements of devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/075—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L33/00
- H01L25/0756—Stacked arrangements of devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
- H01L25/10—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices having separate containers
- H01L25/11—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices having separate containers the devices being of a type provided for in group H01L29/00
- H01L25/117—Stacked arrangements of devices
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Geometry (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
公开了一种半导体装置及半导体装置的制造方法。半导体装置包括:基板,具有在其表面上的接合垫;至少两个半导体元件,每个半导体元件具有第一表面和与第一表面相反的第二表面,经由贴附在各个半导体元件的第二表面上的元件贴附材料层在基板的表面上将至少两个半导体元件上下堆叠;整体通路孔,其完全的通过至少两个半导体元件和元件贴附材料层延伸,并沿整体通路孔的延伸方向具有实质上一致的直径,且与基板的表面上的接合垫对准;以及连续的导电材料,填充在整体通路孔中,并与基板的接合垫物理的和电气的接触。
Description
技术领域
本技术涉及半导体装置。
背景技术
对便携式消费电子产品的需求的强劲增长推动了对大容量存储器器件的需要。非易失性半导体存储器器件,诸如闪存存储卡,正变得广泛用于满足对数字信息存储和交换的日益增长的需求。它们的便携性、多功能性和坚固的设计,以及其高可靠性和大容量,已经使这样的存储器件理想地用于各种各样的电子器件中,包含例如数码相机、数字音乐播放器、视频游戏控制台、PDA和蜂窝电话。
发明内容
在本技术的方面中,一种制造半导体装置的方法包括如下步骤。提供至少两个半导体元件,每个所述半导体元件具有第一表面和与所述第一表面相反的第二表面。在每个所述半导体元件中形成通路孔,所述通路孔完全通过各个所述半导体元件从所述第一表面至所述第二表面延伸。在每个所述半导体元件的第二表面上贴附元件贴附材料层。在每个所述半导体元件中在对应于所述通路孔的位置移除所述元件贴附材料。在基板的表面上将所述至少两个半导体元件上下对准并经由所述元件贴附材料层堆叠,使所述半导体元件的通路孔彼此对准以形成整体通路孔,所述整体通路孔完全通过所述至少两个半导体元件和所有元件贴附材料层延伸,所述整体通路孔沿所述整体通路孔的延伸方向具有实质上一致的直径。最终,通过一次金属填充工艺使用导电材料来填充所述整体通路孔。
在实施例中,每个所述半导体元件提供有位于所述第一表面上并标记所述通路孔的位置的对准标记。对准标记包括在各个所述半导体元件的第一表面上的通路孔的位置的垫。
在实施例中,通过干法反应离子蚀刻工艺或激光钻孔工艺来直接形成完全通过各个所述半导体元件延伸的所述通路孔。可替代的,通过干法反应离子蚀刻工艺或激光钻孔工艺形成部分的通过各个所述半导体元件的盲通孔,随后通过在所述半导体元件的第二表面上的背侧研磨工艺,以形成完全的通过所述各个半导体元件的所述通路孔,从而形成所述通路孔。
在实施例中,所述基板还包括在所述基板的表面上的接合垫。在基板的表面上对准和堆叠所述至少两个半导体元件的步骤中,将所述至少两个半导体元件的通路孔与所述基板的表面上的接合焊垫对准,且所述整体通路孔中的导体材料与所述基板的表面上的接合焊垫物理的和电气的接触。
在实施例中,所述每个半导体元件是裸芯或晶片。
在本技术的另一方面中,一种制造半导体装置的方法包括如下步骤。提供至少两个半导体元件。每个所述半导体元件具有第一表面和与所述第一表面相反的第二表面。在每个所述半导体元件的第二表面上贴附元件贴附材料层。在基板的表面上将所述至少两个半导体元件上下对准并经由所述元件贴附材料层堆叠。形成整体通路孔,所述整体通路孔完全的通过所述至少两个半导体元件和所述元件贴附材料层延伸,并沿所述整体通路孔的延伸方向具有实质上一致的直径。通过一次金属填充工艺将导电材料填充在所述整体通路孔中。
在本技术的另一方面中,一种半导体装置包括:基板,具有在所述基板的表面上的接合垫;至少两个半导体元件,每个所述半导体元件具有第一表面和与所述第一表面相反的第二表面,所述至少两个半导体元件经由贴附在各个所述半导体元件的第二表面上的元件贴附材料层在所述基板的表面上上下堆叠;整体通路孔,其完全的通过所述至少两个半导体元件和所述元件贴附材料层延伸,并沿所述整体通路孔的延伸方向具有实质上一致的直径,且所述整体通路孔与所述基板的表面上的接合垫对准,以及连续的导电材料,填充在所述整体通路孔中,并与所述基板的接合垫物理的和电气的接触。
在本技术的另一方面中,每个所述半导体元件是裸芯或晶片。所述裸芯包括控制器裸芯或存储器裸芯。所述半导体装置还包括设置在所述整体通路孔的内侧壁上的连续的金属籽层。所述半导体装置还包括包封堆叠在所述基板的表面上的所述至少两个半导体元件的模塑料。
附图说明
图1是具有TSV结构的半导体装置的制造方法的流程图。
图2A至图2J是示出了图1所示的制造方法的不同阶段的示意性侧视图。
图3是根据本技术的第一实施例的具有TSV结构的半导体装置的制造方法的流程图。
图4A至图4F是示出了图3所示的制造方法的不同阶段的示意性侧视图。
图5是根据本技术的第二实施例的具有TSV结构的半导体装置的制造方法的流程图。
图6A至图6E是示出了图5所示的制造方法的不同阶段的示意性侧视图。
图7是根据本技术的实施例的半导体装置的示意性侧视图。
具体实施方式
现在参照图3至图7来描述实施例,其涉及半导体装置的制造方法及半导体装置。应该理解的是,本技术可以按照很多不同形式来实施,而不应被解释为限于本文所阐述的实施方式。而是,提供这些实施例以使得本公开将是彻底的和完整的,并且将本技术充分地传达给本领域的技术人员。实际上,本技术旨在覆盖这些实施例的替代、变型和等同,其包括在由所附权利要求限定的本发明的范围和精神之内。此外,在本技术的以下详细描述中,许多具体的细节被阐述以便提供本发明的彻底理解。然而,本领域的普通技术人员将清楚,本发明可以没有这样的具体细节来实践。.
如本文可使用的术语“左”、“右”、“顶部”、“底部”、“上”、“下”、“垂直”和/或“水平”仅是为了方便且为说明性目的,并不意味着限制本发明的描述,这是由于所参考的项目可在位置和方向进行交换。而且,如本文所使用的,冠词“一”和“一个”旨在包括单数和复数的形式,除非文中另外明确的指出。术语“实质上”和/或“大约”意味着对于给定的应用,规定的尺寸或参数可以在可接受的制造公差内来改变。在一个实施例中,可接受的制造公差为±0.25%。
在所有的附图中,相同或类似的元件由具有相同的末尾两位数字的相同样式来标记。
尽管已知各种封装配置,半导体存储装置可以制造为三维系统级封装(3D-SiP)的形式。硅通孔(TSV)互连是一种已知的3D-SiP技术,用于短互连距离和高速度。TSV是在半导体裸芯中生成垂直通孔,并通过电镀工艺在垂直通孔中沉积导电材料以实施互连的技术。
图1是具有TSV结构的半导体装置的制造方法的流程图。图2A至图2J是示出了图1所示的制造方法的不同阶段的示意性侧视图。
如图1所示,本方法以制备基板的步骤S110开始。如图2A所示,基板110包括在基板110的上表面上的接合垫112,以及形成在基板110的上表面上并覆盖接合垫112的氧化物层120。接合垫112电连接至将在后续的工艺中被设置在基板110上半导体裸芯。氧化物层120作为用于贴附半导体裸芯的接合层。
接下来,如图2B至图2D所示,在步骤S120中,通孔132形成在半导体裸芯130中,且随后在步骤S130中,绝缘层134形成在通孔132的侧壁上,接下来是背侧研磨步骤S140,以减少半导体裸芯130的厚度,从而在半导体裸芯130中形成通路孔130。
接下来,如图2E所示,在步骤S150中,半导体裸芯130被堆叠并经由接合氧化物层120贴附在基板110上,使半导体裸芯130的通路孔132与埋设在氧化物接合层120的下面的基板110的接合垫112对准。半导体裸芯130在基板110上的对准通常是通过包括图像捕捉装置的图案识别系统来实施,图案识别系统识别位于半导体裸芯130和基板110上的基准标记。这些基准标记可以由相对于施加在基板上的涂层具有图像对比度的金属垫制成。图案识别系统利用基准标记来对准和校准半导体裸芯130相对于基板110的坐标信息。由于在上述制造工艺中接合垫112被接合氧化物层120覆盖,其对于图案识别系统的图像捕捉装置不可见,因此不能用来作为基准标记。在这种情况下,额外的基准标记(未示出)形成在基板110上,以便通过图案识别系统来对准半导体裸芯130和基板110。
接下来,在步骤S160中,移除在接合垫112上的氧化物接合层120,以暴露接合垫112的表面,如图2F所示。接下来,在步骤S170中,籽层140形成在绝缘层134的暴露的表面上,如图2G所示。随后如图2H所示,在步骤S180中,通过电镀工艺将导电材料层150沉积在籽层140上,以使导电材料填充通路孔132。如果封装体包括单一的半导体裸芯130,用于在这样的封装体中形成TSV结构的工艺在此结束。如果封装体包括多于一个半导体裸芯130,则工艺进行至步骤S190,在步骤S190中,半导体裸芯130上的导电材料150的层被移除,从而导电材料150仅在与通孔132和接合垫112相对应的位置保留。且导电材料150被额外的氧化物接合层120覆盖,如图2I所示。随后对额外的半导体裸芯130重复上文所述的步骤S120至S180。最终的结构在图2J中示出。
如图2J所示,封装体100包括彼此对准的多个叠置的TSV结构,这可能导致失准问题。此外,由于多次电镀工艺,在涉及多次热循环的多个步骤中沉积TSV结构,这会在TSV结构的区域中形成过度的应力,减弱半导体裸芯130的机械强度。由于多次沉积产生的界面缺陷,多个叠置的TSV结构还可能增加了上面的半导体裸芯和下面的半导体裸芯中的TSV结构之间的界面电阻。
将参照图3至图4F来描述根据本技术的第一实施例的半导体装置的制造方法。图3是根据本技术的第一实施例的具有TSV结构的半导体装置的制造方法的流程图。图4A至图4F是示出了图3中所示的制造方法的不同阶段的示意性侧视图。
如图3和图4A所示,本方法以制备基板的步骤S310开始。图4A是基板410的示意性侧视图。基板410可以是线路板,例如是柔性印刷电路板(FPCB),或用于支承设置在其上的任何半导体元件的临时载具。例如,基板410可以包括形成在绝缘芯层的一个表面或两个表面上的导电图案。基板410包括接合垫412,接合垫412用于与将要设置在基板410上的半导体元件电连接。例如,接合垫412位于基板410的上表面上,并且可以是形成在上表面上的导电图案的一部分。接合垫412例如由铜、铝、铜上镀金、铝上镀金制成。
接下来,如图4B所示,在步骤S320中,通路孔432形成在每个半导体元件430中。通路孔432在如图4B所示的Z方向上从半导体元件430的上表面至相反的下表面完全的通过半导体元件430延伸。半导体元件430可以包括具有裸芯的阵列的晶片,或从这样的晶片单体化的单独的裸芯。例如,半导体元件430可以是具有实质上相同的尺寸的存储器裸芯。每个半导体元件430可以提供有对准标记431,对准标记431表示将要形成通路孔432的位置。例如,对准标记431是位于通路孔432将要形成在半导体元件430的表面上的位置的接合垫,如图4B(a)所示。对准标记431的数目和布置不限于图4B(a)所示的实施例。对准标记431允许用于后续的形成通路孔432的工艺的精确和快速的对准。
接下来,通路孔432形成在由对准标记431标识的位置。可以通过干法反应离子蚀刻(DRIE)工艺或激光钻孔工艺,直接形成在Z方向上完全通过半导体元件430延伸的通路孔432,如图4B(c)所示。可替代的,通路孔432也可以如下形成:通过在Z方向上形成部分的通过半导体元件430延伸的盲通孔432’,如图4B(b)所示,接下来通过背侧研磨工艺减少半导体元件430的厚度,从而形成在Z方向上完全通过半导体元件430延伸的通路孔432,如图4B(c)所示。干法反应离子蚀刻(DRIE)工艺或激光钻孔工艺,或者背侧研磨工艺对于本领域技术人员来说是已知的,且将不再进一步详细的描述。在半导体元件430中位于相对应的对准位置的通路孔432具有实质上相同的直径。通路孔432在半导体元件430中的数目和布置不限于图4B所示的实施例,且可以被相应的调整。
接下来,在步骤S330中,元件贴附材料层440贴附在每个半导体元件430的下表面上,如图4C所示。元件贴附材料层440可以包括在两个表面上施加有粘合剂的聚合物基底。元件贴附材料层440例如是用于常规裸芯贴附工艺的裸芯贴附膜(DAF),因此将不再进一步详细的描述。接下来,在步骤S340中,在对应于半导体元件430的通路孔432的位置移除元件贴附材料层440,如图4D所示。可以通过本领域技术人员已知的任何干法蚀刻工艺来移除元件贴附材料,干法蚀刻工艺例如是激光烧蚀工艺或激光钻孔工艺,且将不再进一步详细的描述。
接下来,在步骤S350中,在形成有接合垫412的基板410的表面上将至少两个半导体元件430上下对准并经由贴附在各个半导体元件430的下表面上的元件贴附材料层440堆叠。每个半导体元件430设置为使得每个半导体元件430的通路孔432与基板410的表面上的接合垫412对准。可以通过上文所述的典型的图案识别系统,例如利用通路孔432和接合垫412作为基准标记来实施对准。按照这种方法,在步骤S350之后,整体通路孔434形成为完全通过至少两个半导体元件430和裸芯贴附材料层440延伸,到达基板410上的接合垫412。由于位于堆叠的半导体元件430中的相对应的位置的对准的通路孔432具有相同的直径,由那些通路孔432构成的整体通路孔434沿整体通路孔434的延伸方向具有实质上一致的直径,如图4E所示。
在图3所示的第一实施例中,在对准和堆叠所有的半导体元件430的步骤S350之前,在步骤S340中,在对应于通路孔432的位置移除元件贴附材料层450的部分。本技术不限于此。在对准和堆叠所有的半导体元件430的步骤S350之后,可以在例如激光钻孔工艺的一次移除工艺中在通路孔432的位置移除用于所有的堆叠的半导体元件430的元件贴附材料层450的部分,以便形成整体通路孔434。
最终,在步骤S360中,通过一次金属填充工艺使用导电材料450填充整体通路孔434。导电材料450与基板410的表面上的接合垫412物理的和电气的接触,由此形成具有将半导体元件430和基板410电连接的TSV互连的半导体装置400。导电材料450可以包括金、铜或适合于互连和金属填充工艺的其它金属或合金。金属填充工艺可以是本领域技术人员已知的电镀工艺。在电镀工艺之前,连续的籽层(未示出)可以形成在整体通路孔434的侧壁上,以有助于该电镀工艺。由导电材料450制成的TSV互连的数目和布置不限于图4F所示出的实施例,且可以被相应的调整。具有TSV互连的半导体装置400还可以在后续的本领域技术人员已知的模塑工艺中被包封。
根据图3所示的本技术的第一实施例,可以通过典型的图案识别系统将半导体元件430的通路孔432与基板410的表面上的暴露的接合垫412容易的对准,由此改善对准精度。与半导体装置100中的接合半导体裸芯130的氧化物接合层120相比,通过例如DAF的聚合物的元件贴附材料层440来贴附半导体装置400中的半导体元件430,由于元件贴附材料450的聚合物性质和薄厚度,由此允许低温工艺并减少半导体装置400的总厚度。此外,根据本技术,在制造工艺期间仅对半导体装置400执行一次金属填充工艺,由此减少了热循环的数量,这进而减少了TSV结构周围的残余应力并改善了半导体装置400的机械强度。另外,由导电材料450在半导体装置400中形成的TSV结构是在一次金属填充工艺中形成的连续结构,而没有图2J所示的半导体装置100中的界面缺陷,由此改善了导电率和信号传输。半导体元件430可以是晶片或裸芯,由此本技术的实施例可以应用于裸芯至裸芯互连、晶片至晶片互连、或裸芯至晶片互连。
在第一实施例中,在基板410上对准和堆叠半导体元件430的步骤之前,通路孔432分别形成在单独的半导体元件430中。本技术不限于此。将参照图5至图6E来描述根据本技术的第二实施例的半导体装置的制造方法。图5是根据本技术的第二实施例的具有TSV结构的半导体装置的制造方法的流程图。图6A至图6E是示出了图5所示的制造方法的不同阶段的示意性侧视图。
如图5和图6A所示,本方法以制备基板的步骤S510开始。图6A是基板610的示意性侧视图。基板610与第一实施例描述的基板410实质上相同,因此这里将不再重复描述。
接下来,如图6B所示,在步骤S520中,元件贴附材料层640贴附在每个半导体元件630的表面上。每个半导体元件630可以提供有对准标记631,对准标记631表示通路孔将要形成的位置。半导体元件630和元件贴附材料层640的其它方面与第一实施例中的半导体元件430和元件贴附材料层440实质上相同,因此这里将不再重复描述。
接下来,在步骤S530中,在形成有接合垫612的基板610上将至少两个半导体元件630上下对准并经由元件贴附材料层640堆叠。通过典型的图案识别系统,利用每个半导体元件630上的对准标记631和基板610上的接合垫612作为基准标记来实施对准,如图6C所示。
接下来,在步骤S540中,通过本领技术人员已知的干法反应离子蚀刻(DRIE)工艺或激光钻孔工艺,在对准标记631的位置,使整体通路孔630形成为完全的通过所有的半导体元件630和所有的元件贴附材料层640延伸,以到达接合垫612,如图6D所示。
最终,在步骤S550中,通过一次金属填充工艺使用导电材料650填充整体通路孔634。导电材料650与基板610的表面上的接合垫612物理的和电气的连接,由此形成具有将半导体元件630和基板610电连接的TSV互连的半导体装置400,如图6E所示。具有TSV互连的半导体装置600还可以在后续的本领域技术人员已知的模塑工艺中被包封。本技术的第二实施例的其它方面与本技术的第一实施例实质上相同,因此这里将不再重复描述。
根据图5所示的本技术的第二实施例,在对准和堆叠半导体元件630的步骤之后,形成半导体装置600的整体通路孔634,由此避免本技术的第一实施例中的各个半导体元件的单独的通路孔的对准失准的危险。在这种情况下,整体通路孔可以具有更光滑的内表面,用于进一步改善形成在整体通路孔内的连续的导电材料的均匀性。然而,与本技术的第一实施例相比,在第二实施例的单一的步骤S540中形成的通路孔634的大高宽比(aspect ratio)增加了工艺复杂性并减少了工艺公差。
图4F和图6E分别示出了根据本技术的实施例的分别包括两个半导体元件和单一的TSV互连的半导体装置400和半导体装置600。本技术不限于此,且可以包括更多的半导体元件和TSV互连。图7是根据本技术的实施例的半导体装置700的示意性侧视图。
如图7所示,半导体装置700包括基板710,基板710在其表面上具有多个接合垫712。基板710可以是例如柔性印刷电路板(FPCB)的线路板。特别的,基板710包括施加在绝缘芯层的两个表面上的导电图案,其没有详细的示出。绝缘芯层可以由各种电介质材料制成,电介质材材料例如是聚酰亚胺层压板、包括FR4和FR5的环氧树脂、双马来酰亚胺三嗪(BT)、或预浸料(PP)材料。
半导体装置700还包括多个半导体元件730,经由贴附在每个半导体元件730的下表面上的各个元件贴附材料层740在基板710的表面上将多个半导体元件730上下的堆叠。半导体元件730可以是晶片或裸芯,由此本技术的实施例可以应用于裸芯至裸芯互连,晶片至晶片互连、或裸芯至晶片互连。本实施例中的半导体元件的数量不限于如图7中所示的四个,且在需要时可被调整。
半导体装置700还包括多个整体通路孔734。每个整体通路孔734完全的通过所有的半导体元件730和所有的元件贴附材料层740延伸。每个整体通路孔734沿各个整体通路孔734的延伸方向具有实质上一致的直径,并与基板719的表面上的相对应的接合垫712对准。通过例如电镀工艺的单一的金属填充步骤,将导电材料750填充在各个整体通路孔734中,以形成各个TSV互连。在这种情况下,导电材料750与基板710的相对应的接合垫712物理的和电气的接触,并贯通整体通路孔734是连续的而没有额外的界面。半导体装置700还可以包括形成在每个整体通路孔734的侧壁上的籽层(未示出),以有助于电镀工艺。本实施例中的TSV互连的数量不限于如图7所示的两个,且在需要时可被调整。另外,半导体装置700还可以包括在基板710上包封半导体元件730的模塑料760。
根据本技术的实施例,通过堆叠在基板上的半导体元件形成具有实质上相同的直径的整体通路孔,用于TSV互连,由此改善具有TSV互连的半导体装置的结构完整性和机械强度。另外,与具有通过多次电镀工艺形成的TSV结构的半导体装置相比,通过单一的金属填充步骤填充在整体通路孔中的连续的导电材料由于较少的界面缺陷改善了导电率。.
为了说明和描述的目的,已经呈现了本发明的前面的详细描述。其不旨在穷尽或限制本发明为公开的精确形式。根据上述教导的许多变型和变化是可能的。选择所描述的实施例是为了最好的说明本发明的原理及其实际应用,从而使本领域的技术人员能最好地利用在各种实施例中的本发明和各种变型以适合于预期的特定用途。本发明的范围由所附的权利要求限定。
Claims (20)
1.一种制造半导体装置的方法,包括如下步骤:
提供至少两个半导体元件,每个所述半导体元件具有第一表面和与所述第一表面相反的第二表面;
在每个所述半导体元件中形成通路孔,所述通路孔完全的通过各个所述半导体元件从所述第一表面至所述第二表面延伸;
在每个所述半导体元件的第二表面上贴附元件贴附材料层;
在每个所述半导体元件中在对应于所述通路孔的位置移除所述元件贴附材料;
在基板的表面上将所述至少两个半导体元件上下对准并经由所述元件贴附材料层堆叠,使所述半导体元件的通路孔彼此对准以形成整体通路孔,所述整体通路孔完全通过所述至少两个半导体元件和所有元件贴附材料层延伸,所述整体通路孔沿所述整体通路孔的延伸方向具有实质上一致的直径;以及
通过一次金属填充工艺使用导电材料来填充所述整体通路孔。
2.如权利要求1所述的方法,其中每个所述半导体元件提供有位于所述第一表面上并标记所述通路孔的位置的对准标记。
3.如权利要求2所述的方法,其中所述对准标记包括在各个所述半导体元件的第一表面上的通路孔的位置的垫。
4.如权利要求1所述的方法,其中通过干法反应离子蚀刻工艺或激光钻孔工艺来直接形成完全通过各个所述半导体元件延伸的所述通路孔。
5.如权利要求1所述的方法,其中通过干法反应离子蚀刻工艺或激光钻孔工艺形成部分的通过各个所述半导体元件的盲通孔,随后通过在所述半导体元件的第二表面上的背侧研磨工艺,以形成完全的通过所述各个半导体元件的所述通路孔,从而形成所述通路孔。
6.如权利要求1所述的方法,其中所述基板还包括在所述基板的表面上的接合垫,以及
在基板的表面上对准和堆叠所述至少两个半导体元件的步骤中,将所述至少两个半导体元件的通路孔与所述基板的表面上的接合焊垫对准,且所述整体通路孔中的导体材料与所述基板的表面上的接合焊垫物理的和电气的接触。
7.如权利要求1所述的方法,其中所述金属填充工艺是电镀工艺。
8.如权利要求1所述的方法,其中所述每个半导体元件是裸芯或晶片。
9.一种制造半导体装置的方法,包括如下步骤:
提供至少两个半导体元件,每个所述半导体元件具有第一表面和与所述第一表面相反的第二表面;
在每个所述半导体元件的第二表面上贴附元件贴附材料层;
在基板的表面上将所述至少两个半导体元件上下对准并经由所述元件贴附材料层堆叠;
形成整体通路孔,所述整体通路孔完全的通过所述至少两个半导体元件和所述元件贴附材料层延伸,并沿所述整体通路孔的延伸方向具有实质上一致的直径;以及
通过一次金属填充工艺将导电材料填充在所述整体通路孔中。
10.如权利要求9所述的方法,其中每个所述半导体元件提供有位于所述第一表面上并标记所述整体通路孔的位置的对准标记。
11.如权利要求10所述的方法,其中所述对准标记包括在形成所述整体通路孔之前在最顶部的半导体元件的第一表面上的整体通路孔的位置的垫。
12.如权利要求9所述的方法,其中通过干法反应离子蚀刻工艺或激光钻孔工艺,直接形成完全通过各个所述半导体元件和所述元件贴附材料层延伸的所述通路孔。
13.如权利要求9所述的方法,其中所述基板还包括在所述基板的表面上的接合垫,以及
在对准和堆叠所述至少两个半导体元件的步骤中,将所述整体通路孔与所述基板的表面上的接合垫对准,且所述导体材料与所述基板的表面上的接合垫物理的和电气的接触。
14.如权利要求13所述的方法,其中所述金属填充工艺是电镀工艺。
15.如权利要求9所述的方法,其中所述每个半导体元件是裸芯或晶片。
16.一种半导体装置,包括:
基板,具有在所述基板的表面上的接合垫;
至少两个半导体元件,每个所述半导体元件具有第一表面和与所述第一表面相反的第二表面,所述至少两个半导体元件经由贴附在各个所述半导体元件的第二表面上的元件贴附材料层在所述基板的表面上上下堆叠;
整体通路孔,其完全的通过所述至少两个半导体元件和所述元件贴附材料层延伸,并沿所述整体通路孔的延伸方向具有实质上一致的直径,且所述整体通路孔与所述基板的表面上的接合垫对准,以及
连续的导电材料,填充在所述整体通路孔中,并与所述基板的接合垫物理的和电气的接触。
17.如权利要求16所述的半导体装置,其中每个所述半导体元件是裸芯或晶片。
18.如权利要求17所述的半导体装置,其中所述裸芯包括控制器裸芯或存储器裸芯。
19.如权利要求16所述的半导体装置,还包括设置在所述整体通路孔的内侧壁上的连续的金属籽层。
20.如权利要求16所述的半导体装置,还包括包封堆叠在所述基板的表面上的所述至少两个半导体元件的模塑料。
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201610260314.4A CN107305861B (zh) | 2016-04-25 | 2016-04-25 | 半导体装置及其制造方法 |
TW105144304A TWI645509B (zh) | 2016-04-25 | 2016-12-30 | 半導體裝置及製造半導體裝置之方法 |
US15/394,986 US10304816B2 (en) | 2016-04-25 | 2016-12-30 | Semiconductor device including stacked die with continuous integral via holes |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201610260314.4A CN107305861B (zh) | 2016-04-25 | 2016-04-25 | 半导体装置及其制造方法 |
Publications (2)
Publication Number | Publication Date |
---|---|
CN107305861A true CN107305861A (zh) | 2017-10-31 |
CN107305861B CN107305861B (zh) | 2019-09-03 |
Family
ID=60088555
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN201610260314.4A Expired - Fee Related CN107305861B (zh) | 2016-04-25 | 2016-04-25 | 半导体装置及其制造方法 |
Country Status (3)
Country | Link |
---|---|
US (1) | US10304816B2 (zh) |
CN (1) | CN107305861B (zh) |
TW (1) | TWI645509B (zh) |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN109087901A (zh) * | 2018-08-31 | 2018-12-25 | 长鑫存储技术有限公司 | 存储装置、半导体器件及其制造方法 |
CN109300903A (zh) * | 2018-09-28 | 2019-02-01 | 长江存储科技有限责任公司 | 基于硅通孔堆叠的三堆存储器结构及制造方法 |
CN112204737A (zh) * | 2018-05-30 | 2021-01-08 | 伊文萨思公司 | 闪存堆叠系统和方法 |
CN112514059A (zh) * | 2018-06-12 | 2021-03-16 | 伊文萨思粘合技术公司 | 堆叠微电子部件的层间连接 |
Families Citing this family (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2019040273A1 (en) | 2017-08-24 | 2019-02-28 | Cerebras Systems Inc. | APPARATUS AND METHOD FOR FIXING COMPONENTS OF AN INTEGRATED CIRCUIT |
KR102006188B1 (ko) * | 2017-12-29 | 2019-08-01 | 엘지전자 주식회사 | 반도체 발광 소자를 이용한 차량용 램프 및 그 제어방법 |
CN108766893B (zh) * | 2018-05-31 | 2020-05-05 | 德淮半导体有限公司 | 半导体装置及其制造方法 |
US10504873B1 (en) * | 2018-06-25 | 2019-12-10 | Taiwan Semiconductor Manufacturing Co., Ltd. | 3DIC structure with protective structure and method of fabricating the same and package |
CN109643700B (zh) | 2018-11-21 | 2019-09-10 | 长江存储科技有限责任公司 | 用于接合界面处的接合对准标记的方法、器件和结构 |
US11145530B2 (en) * | 2019-11-08 | 2021-10-12 | Cerebras Systems Inc. | System and method for alignment of an integrated circuit |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN101425508A (zh) * | 2007-10-30 | 2009-05-06 | 三星电子株式会社 | 芯片堆叠封装 |
US20110127679A1 (en) * | 2009-12-01 | 2011-06-02 | Hyung-Lae Eun | Stacked Structure of Semiconductor Packages Including Through-Silicon Via and Inter-Package Connector, and Method of Fabricating the Same |
CN102820283A (zh) * | 2011-06-08 | 2012-12-12 | 尔必达存储器株式会社 | 半导体器件 |
US20140048948A1 (en) * | 2012-08-17 | 2014-02-20 | SK Hynix Inc. | Semiconductor memory device including alignment key structures |
US20140071652A1 (en) * | 2012-09-12 | 2014-03-13 | Freescale Semiconductor, Inc. | Techniques for reducing inductance in through-die vias of an electronic assembly |
Family Cites Families (45)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4897708A (en) * | 1986-07-17 | 1990-01-30 | Laser Dynamics, Inc. | Semiconductor wafer array |
US5891761A (en) * | 1994-06-23 | 1999-04-06 | Cubic Memory, Inc. | Method for forming vertical interconnect process for silicon segments with thermally conductive epoxy preform |
US5682062A (en) * | 1995-06-05 | 1997-10-28 | Harris Corporation | System for interconnecting stacked integrated circuits |
AU7589196A (en) * | 1996-11-21 | 1998-06-10 | Hitachi Limited | Semiconductor device and process for manufacturing the same |
SG111069A1 (en) * | 2002-06-18 | 2005-05-30 | Micron Technology Inc | Semiconductor devices including peripherally located bond pads, assemblies, packages, and methods |
US7378342B2 (en) * | 2004-08-27 | 2008-05-27 | Micron Technology, Inc. | Methods for forming vias varying lateral dimensions |
US20060278979A1 (en) * | 2005-06-09 | 2006-12-14 | Intel Corporation | Die stacking recessed pad wafer design |
US7517798B2 (en) * | 2005-09-01 | 2009-04-14 | Micron Technology, Inc. | Methods for forming through-wafer interconnects and structures resulting therefrom |
US8274792B2 (en) * | 2005-09-06 | 2012-09-25 | Beyond Blades Ltd. | 3-dimensional multi-layered modular computer architecture |
JP4753725B2 (ja) * | 2006-01-20 | 2011-08-24 | エルピーダメモリ株式会社 | 積層型半導体装置 |
US7605019B2 (en) * | 2006-07-07 | 2009-10-20 | Qimonda Ag | Semiconductor device with stacked chips and method for manufacturing thereof |
KR100809696B1 (ko) * | 2006-08-08 | 2008-03-06 | 삼성전자주식회사 | 사이즈가 상이한 복수의 반도체 칩이 적층된 멀티 칩패키지 및 그 제조방법 |
US7772708B2 (en) * | 2006-08-31 | 2010-08-10 | Intel Corporation | Stacking integrated circuit dies |
KR100845006B1 (ko) * | 2007-03-19 | 2008-07-09 | 삼성전자주식회사 | 적층 칩 패키지 및 그 제조 방법 |
US20080237844A1 (en) * | 2007-03-28 | 2008-10-02 | Aleksandar Aleksov | Microelectronic package and method of manufacturing same |
KR100842921B1 (ko) * | 2007-06-18 | 2008-07-02 | 주식회사 하이닉스반도체 | 반도체 패키지의 제조 방법 |
KR100895813B1 (ko) * | 2007-06-20 | 2009-05-06 | 주식회사 하이닉스반도체 | 반도체 패키지의 제조 방법 |
US7791175B2 (en) * | 2007-12-20 | 2010-09-07 | Mosaid Technologies Incorporated | Method for stacking serially-connected integrated circuits and multi-chip device made from same |
US7795073B2 (en) * | 2008-02-01 | 2010-09-14 | Hynix Semiconductor Inc. | Method for manufacturing stack package using through-electrodes |
US7847626B2 (en) * | 2008-03-04 | 2010-12-07 | Micron Technology, Inc. | Structure and method for coupling signals to and/or from stacked semiconductor dies |
US7838967B2 (en) * | 2008-04-24 | 2010-11-23 | Powertech Technology Inc. | Semiconductor chip having TSV (through silicon via) and stacked assembly including the chips |
KR100997793B1 (ko) * | 2008-09-01 | 2010-12-02 | 주식회사 하이닉스반도체 | 반도체 패키지 및 이의 제조 방법 |
JP5331427B2 (ja) * | 2008-09-29 | 2013-10-30 | 株式会社日立製作所 | 半導体装置 |
US8674482B2 (en) * | 2008-11-18 | 2014-03-18 | Hong Kong Applied Science And Technology Research Institute Co. Ltd. | Semiconductor chip with through-silicon-via and sidewall pad |
FR2938970A1 (fr) * | 2008-11-26 | 2010-05-28 | St Microelectronics Rousset | Procede pour empiler et interconnecter des circuits integres |
KR101013562B1 (ko) * | 2009-01-23 | 2011-02-14 | 주식회사 하이닉스반도체 | 큐브 반도체 패키지 |
US8314483B2 (en) * | 2009-01-26 | 2012-11-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | On-chip heat spreader |
US8168529B2 (en) * | 2009-01-26 | 2012-05-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | Forming seal ring in an integrated circuit die |
KR20100099573A (ko) * | 2009-03-03 | 2010-09-13 | 삼성전자주식회사 | 반도체 장치 및 그 제조방법 |
US8159065B2 (en) * | 2009-03-06 | 2012-04-17 | Hynix Semiconductor Inc. | Semiconductor package having an internal cooling system |
JP5420671B2 (ja) * | 2009-09-14 | 2014-02-19 | 株式会社日立製作所 | 半導体装置 |
US8373230B1 (en) * | 2010-10-13 | 2013-02-12 | Monolithic 3D Inc. | Method for fabrication of a semiconductor device and structure |
US8455349B2 (en) * | 2010-04-28 | 2013-06-04 | Headway Technologies, Inc. | Layered chip package and method of manufacturing same |
US8564141B2 (en) * | 2010-05-06 | 2013-10-22 | SK Hynix Inc. | Chip unit and stack package having the same |
EP2583303A1 (en) * | 2010-06-17 | 2013-04-24 | MOSAID Technologies Incorporated | Semiconductor device with through-silicon vias |
KR101143635B1 (ko) * | 2010-09-13 | 2012-05-09 | 에스케이하이닉스 주식회사 | 적층 패키지 및 그 제조방법 |
CN102024782B (zh) * | 2010-10-12 | 2012-07-25 | 北京大学 | 三维垂直互联结构及其制作方法 |
US8836137B2 (en) * | 2012-04-19 | 2014-09-16 | Macronix International Co., Ltd. | Method for creating a 3D stacked multichip module |
JP2013131533A (ja) * | 2011-12-20 | 2013-07-04 | Elpida Memory Inc | 半導体装置 |
JP5932324B2 (ja) * | 2011-12-21 | 2016-06-08 | ピーエスフォー ルクスコ エスエイアールエルPS4 Luxco S.a.r.l. | 半導体装置及びその試験方法 |
KR101834096B1 (ko) * | 2013-09-27 | 2018-03-02 | 인텔 코포레이션 | 적층된 반도체 디바이스를 상호연결하는 방법 |
US9178618B2 (en) * | 2013-10-22 | 2015-11-03 | Globalfoundries Inc. | Preassembled optoelectronic interconnect structure |
US20150279431A1 (en) * | 2014-04-01 | 2015-10-01 | Micron Technology, Inc. | Stacked semiconductor die assemblies with partitioned logic and associated systems and methods |
US9219053B1 (en) * | 2014-07-07 | 2015-12-22 | Macronix International Co., Ltd. | Three dimensional stacked multi-chip structure and manufacturing method of the same |
US9754895B1 (en) * | 2016-03-07 | 2017-09-05 | Micron Technology, Inc. | Methods of forming semiconductor devices including determining misregistration between semiconductor levels and related apparatuses |
-
2016
- 2016-04-25 CN CN201610260314.4A patent/CN107305861B/zh not_active Expired - Fee Related
- 2016-12-30 TW TW105144304A patent/TWI645509B/zh not_active IP Right Cessation
- 2016-12-30 US US15/394,986 patent/US10304816B2/en active Active
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN101425508A (zh) * | 2007-10-30 | 2009-05-06 | 三星电子株式会社 | 芯片堆叠封装 |
US20110127679A1 (en) * | 2009-12-01 | 2011-06-02 | Hyung-Lae Eun | Stacked Structure of Semiconductor Packages Including Through-Silicon Via and Inter-Package Connector, and Method of Fabricating the Same |
CN102820283A (zh) * | 2011-06-08 | 2012-12-12 | 尔必达存储器株式会社 | 半导体器件 |
US20140048948A1 (en) * | 2012-08-17 | 2014-02-20 | SK Hynix Inc. | Semiconductor memory device including alignment key structures |
US20140071652A1 (en) * | 2012-09-12 | 2014-03-13 | Freescale Semiconductor, Inc. | Techniques for reducing inductance in through-die vias of an electronic assembly |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN112204737A (zh) * | 2018-05-30 | 2021-01-08 | 伊文萨思公司 | 闪存堆叠系统和方法 |
CN112204737B (zh) * | 2018-05-30 | 2022-07-01 | 伊文萨思公司 | 闪存堆叠系统和方法 |
CN112514059A (zh) * | 2018-06-12 | 2021-03-16 | 伊文萨思粘合技术公司 | 堆叠微电子部件的层间连接 |
CN112514059B (zh) * | 2018-06-12 | 2024-05-24 | 隔热半导体粘合技术公司 | 堆叠微电子部件的层间连接 |
CN109087901A (zh) * | 2018-08-31 | 2018-12-25 | 长鑫存储技术有限公司 | 存储装置、半导体器件及其制造方法 |
CN109300903A (zh) * | 2018-09-28 | 2019-02-01 | 长江存储科技有限责任公司 | 基于硅通孔堆叠的三堆存储器结构及制造方法 |
Also Published As
Publication number | Publication date |
---|---|
US20170309608A1 (en) | 2017-10-26 |
TWI645509B (zh) | 2018-12-21 |
TW201803018A (zh) | 2018-01-16 |
US10304816B2 (en) | 2019-05-28 |
CN107305861B (zh) | 2019-09-03 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN107305861A (zh) | 半导体装置及其制造方法 | |
CN105374839B (zh) | 引线接合传感器封装及方法 | |
CN105304613B (zh) | 半导体器件和方法 | |
US9985005B2 (en) | Chip package-in-package | |
CN103367169B (zh) | 超薄包埋模模块及其制造方法 | |
KR101730344B1 (ko) | 칩 패키지 | |
US7939920B2 (en) | Multiple die integrated circuit package | |
US8193644B2 (en) | Pop precursor with interposer for top package bond pad pitch compensation | |
US7352058B2 (en) | Methods for a multiple die integrated circuit package | |
CN103077933B (zh) | 三维的芯片到晶圆级集成 | |
TWI647790B (zh) | 以聚合物部件爲主的互連體 | |
US20080036065A1 (en) | Electronic device and method for producing a device | |
US10748843B2 (en) | Semiconductor substrate including embedded component and method of manufacturing the same | |
TW200402126A (en) | Semiconductor device and manufacturing method thereof | |
CN108695284A (zh) | 包括纵向集成半导体封装体组的半导体设备 | |
CN107611099A (zh) | 包括多个半导体裸芯的扇出半导体装置 | |
CN109640521A (zh) | 制造具有嵌入式集群的部件承载件的方法以及部件承载件 | |
CN107731761A (zh) | 底部半导体封装件及其制造方法 | |
CN106910732A (zh) | 半导体封装 | |
CN104396008B (zh) | 半导体封装衬底、使用半导体封装衬底的封装系统及用于制造封装系统的方法 | |
CN110444528A (zh) | 包含虚设下拉式引线键合体的半导体装置 | |
WO2003005782A2 (en) | Stackable microcircuit and method of making the same | |
US20210225811A1 (en) | Systems and methods for flash stacking | |
US7952179B2 (en) | Semiconductor package having through holes for molding back side of package | |
CN105826280B (zh) | 台阶形基板和具有其的半导体装置 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PB01 | Publication | ||
PB01 | Publication | ||
SE01 | Entry into force of request for substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
GR01 | Patent grant | ||
GR01 | Patent grant | ||
CF01 | Termination of patent right due to non-payment of annual fee |
Granted publication date: 20190903 |
|
CF01 | Termination of patent right due to non-payment of annual fee |