CN100524762C - 双晶体管或非器件 - Google Patents
双晶体管或非器件 Download PDFInfo
- Publication number
- CN100524762C CN100524762C CNB2003801039418A CN200380103941A CN100524762C CN 100524762 C CN100524762 C CN 100524762C CN B2003801039418 A CNB2003801039418 A CN B2003801039418A CN 200380103941 A CN200380103941 A CN 200380103941A CN 100524762 C CN100524762 C CN 100524762C
- Authority
- CN
- China
- Prior art keywords
- gate
- asymmetric
- region
- finfet
- field effect
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/201—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates the substrates comprising an insulating layer on a semiconductor body, e.g. SOI
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/62—Fin field-effect transistors [FinFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/62—Fin field-effect transistors [FinFET]
- H10D30/6217—Fin field-effect transistors [FinFET] having non-uniform gate electrodes, e.g. gate conductors having varying doping
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/6729—Thin-film transistors [TFT] characterised by the electrodes
- H10D30/673—Thin-film transistors [TFT] characterised by the electrodes characterised by the shapes, relative sizes or dispositions of the gate electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/80—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs
- H10D84/82—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components
- H10D84/83—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components of only insulated-gate FETs [IGFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/80—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs
- H10D84/82—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components
- H10D84/83—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components of only insulated-gate FETs [IGFET]
- H10D84/834—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components of only insulated-gate FETs [IGFET] comprising FinFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/80—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs
- H10D84/82—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components
- H10D84/83—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components of only insulated-gate FETs [IGFET]
- H10D84/85—Complementary IGFETs, e.g. CMOS
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/80—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs
- H10D84/82—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components
- H10D84/83—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components of only insulated-gate FETs [IGFET]
- H10D84/85—Complementary IGFETs, e.g. CMOS
- H10D84/853—Complementary IGFETs, e.g. CMOS comprising FinFETs
Landscapes
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Thin Film Transistor (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US10/301,617 US6842048B2 (en) | 2002-11-22 | 2002-11-22 | Two transistor NOR device |
| US10/301,617 | 2002-11-22 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| CN1714451A CN1714451A (zh) | 2005-12-28 |
| CN100524762C true CN100524762C (zh) | 2009-08-05 |
Family
ID=32324568
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| CNB2003801039418A Expired - Lifetime CN100524762C (zh) | 2002-11-22 | 2003-10-14 | 双晶体管或非器件 |
Country Status (8)
| Country | Link |
|---|---|
| US (1) | US6842048B2 (enExample) |
| EP (1) | EP1563543A1 (enExample) |
| JP (1) | JP2006507684A (enExample) |
| KR (1) | KR20050086701A (enExample) |
| CN (1) | CN100524762C (enExample) |
| AU (1) | AU2003279293A1 (enExample) |
| TW (1) | TWI317985B (enExample) |
| WO (1) | WO2004049445A1 (enExample) |
Families Citing this family (21)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US8008136B2 (en) * | 2003-09-03 | 2011-08-30 | Advanced Micro Devices, Inc. | Fully silicided gate structure for FinFET devices |
| US6855588B1 (en) * | 2003-10-07 | 2005-02-15 | United Microelectronics Corp. | Method of fabricating a double gate MOSFET device |
| JP4852694B2 (ja) * | 2004-03-02 | 2012-01-11 | 独立行政法人産業技術総合研究所 | 半導体集積回路およびその製造方法 |
| US7212432B2 (en) * | 2004-09-30 | 2007-05-01 | Infineon Technologies Ag | Resistive memory cell random access memory device and method of fabrication |
| KR100679693B1 (ko) * | 2004-10-29 | 2007-02-09 | 한국과학기술원 | 비대칭적인 일함수를 갖는 이중 게이트 구조를 이용한2비트 비휘발성 메모리 소자 제조 방법 및 그 구조 |
| CN100364094C (zh) * | 2005-01-31 | 2008-01-23 | 北京大学 | 一种FinFET电路与纳机电梁集成的芯片及其制作方法 |
| US7368787B2 (en) * | 2005-05-19 | 2008-05-06 | International Business Machines Corporation | Fin field effect transistors (FinFETs) and methods for making the same |
| US7323374B2 (en) * | 2005-09-19 | 2008-01-29 | International Business Machines Corporation | Dense chevron finFET and method of manufacturing same |
| US7592841B2 (en) * | 2006-05-11 | 2009-09-22 | Dsm Solutions, Inc. | Circuit configurations having four terminal JFET devices |
| CN101385150A (zh) * | 2006-02-13 | 2009-03-11 | Nxp股份有限公司 | 栅极具有不同功函数的双栅极半导体器件及其制造方法 |
| US8368144B2 (en) | 2006-12-18 | 2013-02-05 | Infineon Technologies Ag | Isolated multigate FET circuit blocks with different ground potentials |
| US8217435B2 (en) | 2006-12-22 | 2012-07-10 | Intel Corporation | Floating body memory cell having gates favoring different conductivity type regions |
| FR2911004B1 (fr) * | 2006-12-28 | 2009-05-15 | Commissariat Energie Atomique | Procede de realisation de transistors a double-grille asymetriques permettant la realisation de transistors a double-grille asymetriques et symetriques sur un meme substrat |
| US8492796B2 (en) | 2007-03-13 | 2013-07-23 | Infineon Technologies Ag | MuGFET switch |
| US7667499B2 (en) * | 2007-06-11 | 2010-02-23 | Infineon Technologies Ag | MuGFET circuit for increasing output resistance |
| US8263446B2 (en) | 2010-09-13 | 2012-09-11 | International Business Machines Corporation | Asymmetric FinFET devices |
| JP2015506589A (ja) * | 2012-01-13 | 2015-03-02 | テラ イノヴェイションズ インコーポレイテッド | リニアFinFET構造をもつ回路 |
| KR101424755B1 (ko) * | 2013-01-03 | 2014-07-31 | 한국과학기술원 | 독립적으로 구동이 가능하고 다른 일함수를 가지는 이중 게이트 구조를 포함하는 전자-정공 이중층 터널 전계 효과 트랜지스터 및 그 제조 방법 |
| US9391204B1 (en) | 2015-03-12 | 2016-07-12 | International Business Machines Corporation | Asymmetric FET |
| CN107222204B (zh) * | 2017-04-20 | 2020-07-24 | 宁波大学 | 基于FinFET晶体管的电流模RM或非-异或单元电路 |
| US11551930B2 (en) * | 2018-12-12 | 2023-01-10 | Tokyo Electron Limited | Methods to reshape spacer profiles in self-aligned multiple patterning |
Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2000340795A (ja) * | 1999-05-26 | 2000-12-08 | Sony Corp | 半導体論理素子およびそれを用いた論理回路 |
| US20020113270A1 (en) * | 2001-02-20 | 2002-08-22 | Kerry Bernstein | High performance cpl double-gate latch |
Family Cites Families (9)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5612563A (en) * | 1992-03-02 | 1997-03-18 | Motorola Inc. | Vertically stacked vertical transistors used to form vertical logic gate structures |
| JP3128364B2 (ja) | 1992-11-13 | 2001-01-29 | 新日本製鐵株式会社 | 半導体装置及びその製造方法 |
| JPH06275826A (ja) | 1993-03-24 | 1994-09-30 | Fujitsu Ltd | 半導体装置 |
| US6396108B1 (en) * | 2000-11-13 | 2002-05-28 | Advanced Micro Devices, Inc. | Self-aligned double gate silicon-on-insulator (SOI) device |
| US6583440B2 (en) * | 2000-11-30 | 2003-06-24 | Seiko Epson Corporation | Soi substrate, element substrate, semiconductor device, electro-optical apparatus, electronic equipment, method of manufacturing the soi substrate, method of manufacturing the element substrate, and method of manufacturing the electro-optical apparatus |
| JP2002198518A (ja) * | 2000-12-25 | 2002-07-12 | Toshiba Corp | 半導体装置及びその製造方法 |
| JP2002289697A (ja) * | 2001-03-27 | 2002-10-04 | Toshiba Corp | 相補型絶縁ゲート型トランジスタ |
| US6433609B1 (en) * | 2001-11-19 | 2002-08-13 | International Business Machines Corporation | Double-gate low power SOI active clamp network for single power supply and multiple power supply applications |
| US6580293B1 (en) * | 2001-12-14 | 2003-06-17 | International Business Machines Corporation | Body-contacted and double gate-contacted differential logic circuit and method of operation |
-
2002
- 2002-11-22 US US10/301,617 patent/US6842048B2/en not_active Expired - Lifetime
-
2003
- 2003-10-14 EP EP03770775A patent/EP1563543A1/en not_active Ceased
- 2003-10-14 KR KR1020057008870A patent/KR20050086701A/ko not_active Ceased
- 2003-10-14 CN CNB2003801039418A patent/CN100524762C/zh not_active Expired - Lifetime
- 2003-10-14 AU AU2003279293A patent/AU2003279293A1/en not_active Abandoned
- 2003-10-14 JP JP2004555330A patent/JP2006507684A/ja active Pending
- 2003-10-14 WO PCT/US2003/032782 patent/WO2004049445A1/en not_active Ceased
- 2003-11-05 TW TW092130886A patent/TWI317985B/zh not_active IP Right Cessation
Patent Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2000340795A (ja) * | 1999-05-26 | 2000-12-08 | Sony Corp | 半導体論理素子およびそれを用いた論理回路 |
| US20020113270A1 (en) * | 2001-02-20 | 2002-08-22 | Kerry Bernstein | High performance cpl double-gate latch |
Also Published As
| Publication number | Publication date |
|---|---|
| KR20050086701A (ko) | 2005-08-30 |
| TW200414435A (en) | 2004-08-01 |
| TWI317985B (en) | 2009-12-01 |
| WO2004049445A1 (en) | 2004-06-10 |
| JP2006507684A (ja) | 2006-03-02 |
| US6842048B2 (en) | 2005-01-11 |
| EP1563543A1 (en) | 2005-08-17 |
| AU2003279293A1 (en) | 2004-06-18 |
| US20040100306A1 (en) | 2004-05-27 |
| CN1714451A (zh) | 2005-12-28 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| CN100524762C (zh) | 双晶体管或非器件 | |
| KR102364774B1 (ko) | 반도체 디바이스를 제조하는 방법 및 반도체 디바이스 | |
| CN110783200B (zh) | 半导体元件及其制造方法 | |
| JP4493343B2 (ja) | 歪みフィンfet構造および方法 | |
| US7172943B2 (en) | Multiple-gate transistors formed on bulk substrates | |
| CN100459166C (zh) | 具有分离栅极的双栅极半导体装置 | |
| JP3935869B2 (ja) | 集積回路及びその製造方法 | |
| US7863674B2 (en) | Multiple-gate transistors formed on bulk substrates | |
| US7385237B2 (en) | Fin field effect transistors with low resistance contact structures | |
| CN103606559B (zh) | 半导体装置的制造方法 | |
| CN106504990A (zh) | 半导体装置以及制造鳍式场效晶体管装置的方法 | |
| CN1645577A (zh) | FinFET的制作方法以及至少包含一个FinFET的集成电路 | |
| CN103956338B (zh) | 一种集成u形沟道器件和鳍形沟道器件的集成电路及其制备方法 | |
| US11688791B2 (en) | Gate structure and method | |
| CN113206090B (zh) | 一种cfet结构、其制备方法以及应用其的半导体器件 | |
| CN101385150A (zh) | 栅极具有不同功函数的双栅极半导体器件及其制造方法 | |
| CN114649268A (zh) | 半导体器件及方法 | |
| TW202201789A (zh) | 電晶體、半導體裝置及形成方法 | |
| TW202131521A (zh) | 半導體裝置 | |
| TW202201506A (zh) | 半導體裝置及其製造方法 | |
| US20250056871A1 (en) | Methods of forming bottom dielectric isolation layers | |
| TWI805947B (zh) | 水平gaa奈米線及奈米平板電晶體 | |
| CN116825844A (zh) | 一种半导体器件及其制备方法 | |
| CN121152240A (zh) | 半导体器件及其制造方法 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| C06 | Publication | ||
| PB01 | Publication | ||
| C10 | Entry into substantive examination | ||
| SE01 | Entry into force of request for substantive examination | ||
| C14 | Grant of patent or utility model | ||
| GR01 | Patent grant | ||
| ASS | Succession or assignment of patent right |
Owner name: GLOBALFOUNDRIES SEMICONDUCTORS CO., LTD Free format text: FORMER OWNER: ADVANCED MICRO DEVICES CORPORATION Effective date: 20100722 |
|
| C41 | Transfer of patent application or patent right or utility model | ||
| COR | Change of bibliographic data |
Free format text: CORRECT: ADDRESS; FROM: CALIFORNIA STATE, THE USA TO: GRAND CAYMAN ISLAND, BRITISH CAYMAN ISLANDS |
|
| TR01 | Transfer of patent right |
Effective date of registration: 20100722 Address after: Grand Cayman, Cayman Islands Patentee after: GLOBALFOUNDRIES Inc. Address before: California, USA Patentee before: ADVANCED MICRO DEVICES, Inc. |
|
| TR01 | Transfer of patent right |
Effective date of registration: 20210315 Address after: California, USA Patentee after: Lattice chip (USA) integrated circuit technology Co.,Ltd. Address before: Greater Cayman Islands, British Cayman Islands Patentee before: GLOBALFOUNDRIES Inc. |
|
| TR01 | Transfer of patent right | ||
| CX01 | Expiry of patent term |
Granted publication date: 20090805 |
|
| CX01 | Expiry of patent term |