CH615781A5 - - Google Patents
Download PDFInfo
- Publication number
- CH615781A5 CH615781A5 CH578977A CH578977A CH615781A5 CH 615781 A5 CH615781 A5 CH 615781A5 CH 578977 A CH578977 A CH 578977A CH 578977 A CH578977 A CH 578977A CH 615781 A5 CH615781 A5 CH 615781A5
- Authority
- CH
- Switzerland
- Prior art keywords
- layer
- dopant
- doping
- semiconductor
- opening
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/29—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the material, e.g. carbon
- H01L23/291—Oxides or nitrides or carbides, e.g. ceramics, glass
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/22—Diffusion of impurity materials, e.g. doping materials, electrode materials, into or out of a semiconductor body, or between semiconductor regions; Interactions between two or more impurities; Redistribution of impurities
- H01L21/225—Diffusion of impurity materials, e.g. doping materials, electrode materials, into or out of a semiconductor body, or between semiconductor regions; Interactions between two or more impurities; Redistribution of impurities using diffusion into or out of a solid from or into a solid phase, e.g. a doped oxide layer
- H01L21/2251—Diffusion into or out of group IV semiconductors
- H01L21/2254—Diffusion into or out of group IV semiconductors from or through or into an applied layer, e.g. photoresist, nitrides
- H01L21/2255—Diffusion into or out of group IV semiconductors from or through or into an applied layer, e.g. photoresist, nitrides the applied layer comprising oxides only, e.g. P2O5, PSG, H3BO3, doped oxides
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/482—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of lead-in layers inseparably applied to the semiconductor body (electrodes)
- H01L23/485—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of lead-in layers inseparably applied to the semiconductor body (electrodes) consisting of layered constructions comprising conductive layers and insulating layers, e.g. planar contacts
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/0181—Manufacturing their gate insulating layers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S148/00—Metal treatment
- Y10S148/053—Field effect transistors fets
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S148/00—Metal treatment
- Y10S148/116—Oxidation, differential
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S148/00—Metal treatment
- Y10S148/141—Self-alignment coat gate
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S148/00—Metal treatment
- Y10S148/143—Shadow masking
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S438/00—Semiconductor device manufacturing: process
- Y10S438/914—Doping
- Y10S438/92—Controlling diffusion profile by oxidation
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Chemical & Material Sciences (AREA)
- Ceramic Engineering (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Thin Film Transistor (AREA)
- Thyristors (AREA)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
NL7604986A NL7604986A (nl) | 1976-05-11 | 1976-05-11 | Werkwijze voor het vervaardigen van een halfgeleider- inrichting, en inrichting vervaardigd door toe- passing van de werkwijze. |
Publications (1)
Publication Number | Publication Date |
---|---|
CH615781A5 true CH615781A5 (en:Method) | 1980-02-15 |
Family
ID=19826163
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CH578977A CH615781A5 (en:Method) | 1976-05-11 | 1977-05-09 |
Country Status (11)
Country | Link |
---|---|
US (1) | US4139402A (en:Method) |
JP (1) | JPS5850015B2 (en:Method) |
AU (1) | AU508451B2 (en:Method) |
CA (1) | CA1086868A (en:Method) |
CH (1) | CH615781A5 (en:Method) |
DE (1) | DE2718894C2 (en:Method) |
FR (1) | FR2351501A1 (en:Method) |
GB (1) | GB1523246A (en:Method) |
IT (1) | IT1085067B (en:Method) |
NL (1) | NL7604986A (en:Method) |
SE (1) | SE429175B (en:Method) |
Families Citing this family (30)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4217149A (en) * | 1976-09-08 | 1980-08-12 | Sanyo Electric Co., Ltd. | Method of manufacturing complementary insulated gate field effect semiconductor device by multiple implantations and diffusion |
US4277881A (en) * | 1978-05-26 | 1981-07-14 | Rockwell International Corporation | Process for fabrication of high density VLSI circuits, having self-aligned gates and contacts for FET devices and conducting lines |
US4506437A (en) * | 1978-05-26 | 1985-03-26 | Rockwell International Corporation | Process for and structure of high density VLSI circuits, having self-aligned gates and contacts for FET devices and conducting lines |
US4455737A (en) * | 1978-05-26 | 1984-06-26 | Rockwell International Corporation | Process for and structure of high density VLSI circuits, having self-aligned gates and contacts for FET devices and conducting lines |
DE2936724A1 (de) * | 1978-09-11 | 1980-03-20 | Tokyo Shibaura Electric Co | Halbleitervorrichtung und verfahren zu ihrer herstellung |
JPS5555559A (en) * | 1978-10-19 | 1980-04-23 | Toshiba Corp | Method of fabricating semiconductor device |
US4305760A (en) * | 1978-12-22 | 1981-12-15 | Ncr Corporation | Polysilicon-to-substrate contact processing |
US4306916A (en) * | 1979-09-20 | 1981-12-22 | American Microsystems, Inc. | CMOS P-Well selective implant method |
DE3037316C2 (de) * | 1979-10-03 | 1982-12-23 | Tokyo Shibaura Denki K.K., Kawasaki, Kanagawa | Verfahren zur Herstellung von Leistungsthyristoren |
US4295897B1 (en) * | 1979-10-03 | 1997-09-09 | Texas Instruments Inc | Method of making cmos integrated circuit device |
US4404737A (en) * | 1979-11-29 | 1983-09-20 | Tokyo Shibaura Denki Kabushiki Kaisha | Method for manufacturing a semiconductor integrated circuit utilizing polycrystalline silicon deposition, oxidation and etching |
US4345366A (en) * | 1980-10-20 | 1982-08-24 | Ncr Corporation | Self-aligned all-n+ polysilicon CMOS process |
US4391650A (en) * | 1980-12-22 | 1983-07-05 | Ncr Corporation | Method for fabricating improved complementary metal oxide semiconductor devices |
AT387474B (de) * | 1980-12-23 | 1989-01-25 | Philips Nv | Verfahren zur herstellung einer halbleitervorrichtung |
NL187328C (nl) * | 1980-12-23 | 1991-08-16 | Philips Nv | Werkwijze ter vervaardiging van een halfgeleiderinrichting. |
DE3132809A1 (de) * | 1981-08-19 | 1983-03-10 | Siemens AG, 1000 Berlin und 8000 München | Verfahren zum herstellen von integrierten mos-feldeffekttransistoren, insbesondere von komplementaeren mos-feldeffekttransistorenschaltungen mit einer aus metallsiliziden bestehenden zusaetzlichen leiterbahnebene |
DE3133468A1 (de) * | 1981-08-25 | 1983-03-17 | Siemens AG, 1000 Berlin und 8000 München | Verfahren zum herstellen von hochintegrierten komplementaeren mos-feldeffekttransistorschaltungen in siliziumgate-technologie |
US4486943A (en) * | 1981-12-16 | 1984-12-11 | Inmos Corporation | Zero drain overlap and self aligned contact method for MOS devices |
US4412375A (en) * | 1982-06-10 | 1983-11-01 | Intel Corporation | Method for fabricating CMOS devices with guardband |
US4532695A (en) * | 1982-07-02 | 1985-08-06 | The United States Of America As Represented By The Secretary Of The Air Force | Method of making self-aligned IGFET |
US4480375A (en) * | 1982-12-09 | 1984-11-06 | International Business Machines Corporation | Simple process for making complementary transistors |
DE3314450A1 (de) * | 1983-04-21 | 1984-10-25 | Siemens AG, 1000 Berlin und 8000 München | Verfahren zum herstellen von hochintegrierten komplementaeren mos-feldeffekttransistorschaltungen |
US4584761A (en) * | 1984-05-15 | 1986-04-29 | Digital Equipment Corporation | Integrated circuit chip processing techniques and integrated chip produced thereby |
US4760033A (en) * | 1986-04-08 | 1988-07-26 | Siemens Aktiengesellschaft | Method for the manufacture of complementary MOS field effect transistors in VLSI technology |
ES2084606T3 (es) * | 1988-12-21 | 1996-05-16 | At & T Corp | Procedimiento de oxidacion termica de crecimiento modificado para oxidos delgados. |
JP3256048B2 (ja) * | 1993-09-20 | 2002-02-12 | 富士通株式会社 | 半導体装置及びその製造方法 |
DE4404757C2 (de) * | 1994-02-15 | 1998-08-20 | Siemens Ag | Verfahren zur Herstellung eines einem Graben benachbarten Diffusionsgebietes in einem Substrat |
US7851339B2 (en) * | 2008-05-29 | 2010-12-14 | Promos Technologies Pte. Ltd. | Method of repairing deep subsurface defects in a silicon substrate that includes diffusing negatively charged ions into the substrate from a sacrificial oxide layer |
US9000525B2 (en) | 2010-05-19 | 2015-04-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | Structure and method for alignment marks |
US20140264557A1 (en) * | 2013-03-15 | 2014-09-18 | International Business Machines Corporation | Self-aligned approach for drain diffusion in field effect transistors |
Family Cites Families (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3312577A (en) * | 1964-11-24 | 1967-04-04 | Int Standard Electric Corp | Process for passivating planar semiconductor devices |
US3418180A (en) * | 1965-06-14 | 1968-12-24 | Ncr Co | p-n junction formation by thermal oxydation |
US3507716A (en) * | 1966-09-02 | 1970-04-21 | Hitachi Ltd | Method of manufacturing semiconductor device |
US3574009A (en) * | 1968-03-06 | 1971-04-06 | Unitrode Corp | Controlled doping of semiconductors |
JPS495668B1 (en:Method) * | 1970-04-03 | 1974-02-08 | ||
BE766403A (fr) * | 1970-05-25 | 1971-09-16 | Gen Electric | Procede de fabrication de transistors a effet de champ |
US3932239A (en) * | 1970-10-27 | 1976-01-13 | Cogar Corporation | Semiconductor diffusion process |
US3690969A (en) * | 1971-05-03 | 1972-09-12 | Motorola Inc | Method of doping semiconductor substrates |
US3921283A (en) * | 1971-06-08 | 1975-11-25 | Philips Corp | Semiconductor device and method of manufacturing the device |
US3798081A (en) * | 1972-02-14 | 1974-03-19 | Ibm | Method for diffusing as into silicon from a solid phase |
US3806382A (en) * | 1972-04-06 | 1974-04-23 | Ibm | Vapor-solid impurity diffusion process |
JPS5341035B2 (en:Method) * | 1972-05-02 | 1978-10-31 | ||
IT993637B (it) * | 1972-10-16 | 1975-09-30 | Rca Corp | Metodo per la fabbricazione di dispositivi semiconduttori del tipo a doppia giunzione |
GB1503017A (en) * | 1974-02-28 | 1978-03-08 | Tokyo Shibaura Electric Co | Method of manufacturing semiconductor devices |
-
1976
- 1976-05-11 NL NL7604986A patent/NL7604986A/xx not_active Application Discontinuation
-
1977
- 1977-04-13 US US05/787,029 patent/US4139402A/en not_active Expired - Lifetime
- 1977-04-28 DE DE2718894A patent/DE2718894C2/de not_active Expired
- 1977-05-04 CA CA277,656A patent/CA1086868A/en not_active Expired
- 1977-05-06 GB GB19069/77A patent/GB1523246A/en not_active Expired
- 1977-05-06 IT IT23301/77A patent/IT1085067B/it active
- 1977-05-07 JP JP52051768A patent/JPS5850015B2/ja not_active Expired
- 1977-05-09 AU AU24989/77A patent/AU508451B2/en not_active Expired
- 1977-05-09 SE SE7705358A patent/SE429175B/sv unknown
- 1977-05-09 CH CH578977A patent/CH615781A5/de not_active IP Right Cessation
- 1977-05-10 FR FR7714213A patent/FR2351501A1/fr active Granted
Also Published As
Publication number | Publication date |
---|---|
JPS52137276A (en) | 1977-11-16 |
FR2351501B1 (en:Method) | 1982-11-19 |
US4139402A (en) | 1979-02-13 |
SE429175B (sv) | 1983-08-15 |
AU508451B2 (en) | 1980-03-20 |
IT1085067B (it) | 1985-05-28 |
GB1523246A (en) | 1978-08-31 |
JPS5850015B2 (ja) | 1983-11-08 |
FR2351501A1 (fr) | 1977-12-09 |
DE2718894C2 (de) | 1983-04-14 |
SE7705358L (sv) | 1977-11-12 |
AU2498977A (en) | 1978-11-16 |
DE2718894A1 (de) | 1977-11-24 |
NL7604986A (nl) | 1977-11-15 |
CA1086868A (en) | 1980-09-30 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
DE2718894C2 (de) | Verfahren zur Herstellung einer Halbleiteranordnung | |
DE3012363C2 (de) | Verfahren zur Bildung der Kanalbereiche und der Wannen von Halbleiterbauelementen | |
DE3106202C2 (en:Method) | ||
DE2745857C2 (en:Method) | ||
DE3019850C2 (en:Method) | ||
DE1589810C3 (de) | Passiviertes Halbleiterbauelement und Verfahren zu seiner Herstellung | |
DE3150222A1 (de) | "verfahren zum herstellen einer halbleitervorrichtung" | |
DE2933849A1 (de) | Verfahren zur herstellung von halbleiteranordnungen | |
DE2618445A1 (de) | Verfahren zum herstellen einer halbleitervorrichtung | |
DE2160427A1 (de) | Halbleiteranordnung mit einem Halb leiterwiderstand und Verfahren zur Her stellung einer derartigen Anordnung | |
DE2729973C2 (de) | Verfahren zur Herstellung einer Halbleiteranordnung | |
DE2517690A1 (de) | Verfahren zum herstellen eines halbleiterbauteils | |
DE3312720A1 (de) | Verfahren zur herstellung von komplementaeren mos-transistoren in hochintegrierten schaltungen fuer hohe spannungen | |
DE69230988T2 (de) | Verfahren zum Herstellen einer Anordnung, bei dem ein Stoff in einen Körper implantiert wird | |
DE69016840T2 (de) | Verfahren zur Herstellung eines lateralen Bipolartransistors. | |
DE2449012A1 (de) | Verfahren zur herstellung von dielektrisch isolierten halbleiterbereichen | |
DE2633714C2 (de) | Integrierte Halbleiter-Schaltungsanordnung mit einem bipolaren Transistor und Verfahren zu ihrer Herstellung | |
DE2621165A1 (de) | Verfahren zum herstellen eines metallkontaktes | |
DE1950069A1 (de) | Verfahren zur Herstellung von Halbleitervorrichtungen | |
DE2531003A1 (de) | Verfahren zur ionenimplantation durch eine elektrisch isolierende schicht | |
DE2611559C3 (de) | Verfahren zur Herstellung von Halbleiterstrukturen | |
EP0002661A1 (de) | Verfahren zum Herstellen von integrierten, bipolaren Transistoren | |
EP0028786B1 (de) | Ionenimplantationsverfahren | |
EP0003330B1 (de) | Verfahren zum Herstellen von hochintegrierten Halbleiteranordnungen mit aneinandergrenzenden, hochdotierten Halbleiterzonen entgegengesetzten Leitungstyps | |
DE2219696C3 (de) | Verfarhen zum Herstellen einer monolithisch integrierten Halbleiteranordnung |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PL | Patent ceased | ||
PL | Patent ceased |