BR9908836A - Processo e sistema para detectar uma transição entre um sinal de entrada e um sinal prévio, sistema de comunicação, sistema de receptor de sinal para detectar uma transição de um sinal préveio para um sinal subsequente, sistema de transmissão, e, processos para comparar um sinal de entrada a um sinal prévio, e para transmitir e receber uma pluralidade de sinais de terminação simples de pequena excursão - Google Patents
Processo e sistema para detectar uma transição entre um sinal de entrada e um sinal prévio, sistema de comunicação, sistema de receptor de sinal para detectar uma transição de um sinal préveio para um sinal subsequente, sistema de transmissão, e, processos para comparar um sinal de entrada a um sinal prévio, e para transmitir e receber uma pluralidade de sinais de terminação simples de pequena excursãoInfo
- Publication number
- BR9908836A BR9908836A BR9908836-3A BR9908836A BR9908836A BR 9908836 A BR9908836 A BR 9908836A BR 9908836 A BR9908836 A BR 9908836A BR 9908836 A BR9908836 A BR 9908836A
- Authority
- BR
- Brazil
- Prior art keywords
- signal
- ssvtr
- transition
- previous
- detecting
- Prior art date
Links
- 230000007704 transition Effects 0.000 title abstract 7
- 230000005540 biological transmission Effects 0.000 title abstract 4
- 108050001286 Somatostatin Receptor Proteins 0.000 abstract 1
- 102000011096 Somatostatin receptor Human genes 0.000 abstract 1
- 230000011664 signaling Effects 0.000 abstract 1
- 230000001360 synchronised effect Effects 0.000 abstract 1
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L25/00—Baseband systems
- H04L25/02—Details ; arrangements for supplying electrical power along data transmission lines
- H04L25/0264—Arrangements for coupling to transmission lines
- H04L25/028—Arrangements specific to the transmitter end
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/0175—Coupling arrangements; Interface arrangements
- H03K19/0185—Coupling arrangements; Interface arrangements using field effect transistors only
- H03K19/018585—Coupling arrangements; Interface arrangements using field effect transistors only programmable
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M9/00—Parallel/series conversion or vice versa
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L25/00—Baseband systems
- H04L25/02—Details ; arrangements for supplying electrical power along data transmission lines
- H04L25/0264—Arrangements for coupling to transmission lines
- H04L25/0278—Arrangements for impedance matching
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L25/00—Baseband systems
- H04L25/02—Details ; arrangements for supplying electrical power along data transmission lines
- H04L25/0264—Arrangements for coupling to transmission lines
- H04L25/0292—Arrangements specific to the receiver end
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L25/00—Baseband systems
- H04L25/02—Details ; arrangements for supplying electrical power along data transmission lines
- H04L25/06—Dc level restoring means; Bias distortion correction ; Decision circuits providing symbol by symbol detection
- H04L25/061—Dc level restoring means; Bias distortion correction ; Decision circuits providing symbol by symbol detection providing hard decisions only; arrangements for tracking or suppressing unwanted low frequency components, e.g. removal of dc offset
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L7/00—Arrangements for synchronising receiver with transmitter
- H04L7/0008—Synchronisation information channels, e.g. clock distribution lines
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L25/00—Baseband systems
- H04L25/02—Details ; arrangements for supplying electrical power along data transmission lines
- H04L25/0264—Arrangements for coupling to transmission lines
- H04L25/0272—Arrangements for coupling to multiple lines, e.g. for differential transmission
Landscapes
- Engineering & Computer Science (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Power Engineering (AREA)
- Computer Hardware Design (AREA)
- Mathematical Physics (AREA)
- Computing Systems (AREA)
- General Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Dc Digital Transmission (AREA)
- Logic Circuits (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Synchronisation In Digital Transmission Systems (AREA)
- Amplifiers (AREA)
- Arrangements For Transmission Of Measured Signals (AREA)
- Small-Scale Networks (AREA)
Abstract
"PROCESSO E SISTEMA PARA DETECTAR UMA TRANSIçãO ENTRE UM SINAL DE ENTRADA E UM SINAL PRéVIO, SISTEMA DE COMUNICAçãO, SISTEMA DE RECEPTOR DE SINAL PARA DETECTAR UMA TRANSIçãO DE UM SINAL PRéVIO PARA UM SINAL SUBSEQuENTE, SISTEMA DE TRANSMISSãO, E, PROCESSOS PARA COMPARAR UM SINAL DE ENTRADA A UM SINAL PRéVIO, E PARA TRANSMITIR E RECEBER UMA PLURALIDADE DE SINAIS DE TERMINAçãO SIMPLES DE PEQUENA EXCURSãO". Um sistema da presente invenção usa sinais de referência de tensão e temporização síncrono de fonte diferencial de pequena excursão (SSVTR e /SSVTR) para comparar sinais de terminação simples da mesma taxa de giro gerada ao mesmo tempo do mesmo circuito integrado para sinalização de alta freq³ência. O sinais de SSVTR e/ SSVTR mudam a cada momento que os sinais válidos são excitados pelo circuito integrado de transmissão. Cada receptor de sinal inclui dois comparadores, um para comparar o sinal contra SSVTR e o outro para comparar o sinal contra /SSVTR. Um valor binário de sinal presente determina qual comparador está acoplado à saída de receptor, opcionalmente usando lógica XOR com SSVTR e /SSVTR. O comparador acoplado no receptor detecta se mudança em valor binário de sinal ocorreu ou não até que SSVTR e/ SSTR tenham mudado seu valor binário. O mesmo comparador é acoplado se o sinal transita. O comparador é desacoplado se nenhuma transição ocorre. O sistema pode usar um primeiro conjunto de referências oscilantes em uma primeira barra para detectar transições em informação de controle e um segundo conjunto de referências oscilantes para detectar transições em informação de dados.
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US7821398P | 1998-03-16 | 1998-03-16 | |
US09/057,158 US6160423A (en) | 1998-03-16 | 1998-04-07 | High speed source synchronous signaling for interfacing VLSI CMOS circuits to transmission lines |
US09/165,705 US6151648A (en) | 1998-03-16 | 1998-10-02 | High speed bus system and method for using voltage and timing oscillating references for signal detection |
PCT/US1999/005120 WO1999048260A1 (en) | 1998-03-16 | 1999-03-08 | High speed signaling for interfacing vlsi cmos circuits |
Publications (2)
Publication Number | Publication Date |
---|---|
BR9908836A true BR9908836A (pt) | 2000-11-21 |
BRPI9908836B1 BRPI9908836B1 (pt) | 2017-04-18 |
Family
ID=27369178
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
BRPI9908836A BRPI9908836B1 (pt) | 1998-03-16 | 1999-03-08 | processo e sistema para detectar uma transição entre um sinal de entrada e um sinal prévio, sistema de comunicação, sistema de receptor de sinal para detectar uma transição de um sinal prévio para um sinal subseqüente, sistema de transmissão, e, processos para comparar um sinal de entrada a um sinal prévio, e para transmitir e receber uma pluralidade de sinais de terminação simples de pequena excursão |
Country Status (17)
Country | Link |
---|---|
US (2) | US6430606B1 (pt) |
EP (1) | EP1064767B8 (pt) |
JP (1) | JP3960752B2 (pt) |
CN (1) | CN100452787C (pt) |
AT (1) | ATE362682T1 (pt) |
AU (1) | AU759089B2 (pt) |
BR (1) | BRPI9908836B1 (pt) |
CA (1) | CA2323446C (pt) |
DE (1) | DE69936097T2 (pt) |
GB (1) | GB2352375B (pt) |
HU (1) | HUP0301259A2 (pt) |
ID (1) | ID26398A (pt) |
IL (1) | IL138411A (pt) |
PL (1) | PL343258A1 (pt) |
TR (2) | TR200002649T2 (pt) |
TW (1) | TW461208B (pt) |
WO (1) | WO1999048260A1 (pt) |
Families Citing this family (86)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7337216B1 (en) * | 1999-07-02 | 2008-02-26 | Amino Holdings Limited | Electronic system architecture |
US6643752B1 (en) * | 1999-12-09 | 2003-11-04 | Rambus Inc. | Transceiver with latency alignment circuitry |
US7356639B2 (en) * | 2000-01-05 | 2008-04-08 | Rambus Inc. | Configurable width buffered module having a bypass circuit |
US7266634B2 (en) * | 2000-01-05 | 2007-09-04 | Rambus Inc. | Configurable width buffered module having flyby elements |
US20050010737A1 (en) * | 2000-01-05 | 2005-01-13 | Fred Ware | Configurable width buffered module having splitter elements |
US7363422B2 (en) * | 2000-01-05 | 2008-04-22 | Rambus Inc. | Configurable width buffered module |
US7404032B2 (en) * | 2000-01-05 | 2008-07-22 | Rambus Inc. | Configurable width buffered module having switch elements |
US7010642B2 (en) * | 2000-01-05 | 2006-03-07 | Rambus Inc. | System featuring a controller device and a memory module that includes an integrated circuit buffer device and a plurality of integrated circuit memory devices |
US6502161B1 (en) | 2000-01-05 | 2002-12-31 | Rambus Inc. | Memory system including a point-to-point linked memory subsystem |
US6530062B1 (en) * | 2000-03-10 | 2003-03-04 | Rambus Inc. | Active impedance compensation |
JP4569912B2 (ja) * | 2000-03-10 | 2010-10-27 | エルピーダメモリ株式会社 | メモリシステム |
JP3757757B2 (ja) | 2000-05-18 | 2006-03-22 | 株式会社日立製作所 | リード優先メモリシステム |
US6760772B2 (en) | 2000-12-15 | 2004-07-06 | Qualcomm, Inc. | Generating and implementing a communication protocol and interface for high data rate signal transfer |
US7123660B2 (en) * | 2001-02-27 | 2006-10-17 | Jazio, Inc. | Method and system for deskewing parallel bus channels to increase data transfer rates |
US6675272B2 (en) * | 2001-04-24 | 2004-01-06 | Rambus Inc. | Method and apparatus for coordinating memory operations among diversely-located memory components |
KR100423898B1 (ko) | 2001-06-16 | 2004-03-22 | 삼성전자주식회사 | 크로스오버 성능이 개선된 유니버셜 시리얼 버스 저속트랜시버 |
EP1283626A1 (en) * | 2001-08-09 | 2003-02-12 | Hewlett-Packard Company (a Delaware corporation) | Enhanced synchronous data transfer system |
US8812706B1 (en) | 2001-09-06 | 2014-08-19 | Qualcomm Incorporated | Method and apparatus for compensating for mismatched delays in signals of a mobile display interface (MDDI) system |
US6912595B2 (en) * | 2001-10-19 | 2005-06-28 | Znyx Networks, Inc. | Noise suppresion for network transceivers |
US6798264B2 (en) | 2002-08-08 | 2004-09-28 | Micron Technology, Inc. | Methods and apparatus for signal processing |
JP4030409B2 (ja) | 2002-10-31 | 2008-01-09 | 株式会社ルネサステクノロジ | レベル判定回路 |
US7362697B2 (en) * | 2003-01-09 | 2008-04-22 | International Business Machines Corporation | Self-healing chip-to-chip interface |
FR2852168B1 (fr) * | 2003-03-06 | 2005-04-29 | Excem | Procede et dispositif numeriques pour la transmission avec une faible diaphonie |
CN101938493B (zh) | 2003-06-02 | 2013-10-16 | 高通股份有限公司 | 生成并实施一用于更高数据率的讯号协议和接口 |
US7200787B2 (en) * | 2003-06-03 | 2007-04-03 | Intel Corporation | Memory channel utilizing permuting status patterns |
US7127629B2 (en) * | 2003-06-03 | 2006-10-24 | Intel Corporation | Redriving a data signal responsive to either a sampling clock signal or stable clock signal dependent on a mode signal |
US7194581B2 (en) * | 2003-06-03 | 2007-03-20 | Intel Corporation | Memory channel with hot add/remove |
US7165153B2 (en) | 2003-06-04 | 2007-01-16 | Intel Corporation | Memory channel with unidirectional links |
US8171331B2 (en) * | 2003-06-04 | 2012-05-01 | Intel Corporation | Memory channel having deskew separate from redrive |
US7340537B2 (en) * | 2003-06-04 | 2008-03-04 | Intel Corporation | Memory channel with redundant presence detect |
US7386768B2 (en) | 2003-06-05 | 2008-06-10 | Intel Corporation | Memory channel with bit lane fail-over |
US7298837B2 (en) * | 2003-06-30 | 2007-11-20 | Intel Corporation | Cross-over voltage lock for differential output drivers |
CN101194482B (zh) | 2003-08-13 | 2015-11-25 | 高通股份有限公司 | 一种使通信系统中的主机与客户机间读写至少一个寄存器的方法与系统 |
US6912165B2 (en) * | 2003-08-22 | 2005-06-28 | International Business Machines Corporation | Method for transparent updates of output driver impedance |
TWI345404B (en) | 2003-09-10 | 2011-07-11 | Qualcomm Inc | High data rate interface |
CN1894931A (zh) | 2003-10-15 | 2007-01-10 | 高通股份有限公司 | 高数据速率接口 |
AU2004307162A1 (en) | 2003-10-29 | 2005-05-12 | Qualcomm Incorporated | High data rate interface |
EP2242231A1 (en) | 2003-11-12 | 2010-10-20 | Qualcomm Incorporated | High data rate interface with improved link control |
US7219294B2 (en) * | 2003-11-14 | 2007-05-15 | Intel Corporation | Early CRC delivery for partial frame |
US7447953B2 (en) | 2003-11-14 | 2008-11-04 | Intel Corporation | Lane testing with variable mapping |
US7143207B2 (en) * | 2003-11-14 | 2006-11-28 | Intel Corporation | Data accumulation between data path having redrive circuit and memory device |
WO2005053272A1 (en) | 2003-11-25 | 2005-06-09 | Qualcomm Incorporated | High data rate interface with improved link synchronization |
EP2247068B1 (en) | 2003-12-08 | 2013-09-25 | Qualcomm Incorporated | High data rate interface with improved link synchronization |
US7113001B2 (en) * | 2003-12-08 | 2006-09-26 | Infineon Technologies Ag | Chip to chip interface |
TWI267857B (en) * | 2003-12-19 | 2006-12-01 | Hynix Semiconductor Inc | Apparatus for adjusting slew rate in semiconductor memory device and method therefor |
US6944079B2 (en) * | 2003-12-31 | 2005-09-13 | Micron Technology, Inc. | Digital switching technique for detecting data |
KR100585128B1 (ko) * | 2004-02-16 | 2006-05-30 | 삼성전자주식회사 | 입력 신호들의 주파수에 따라 다른 타입의 터미네이션장치들을 가지는 반도체 메모리 장치 및 이를 구비하는반도체 메모리 시스템 |
KR100539252B1 (ko) * | 2004-03-08 | 2005-12-27 | 삼성전자주식회사 | 데이터 버스 및 커맨드/어드레스 버스를 통해 전송되는신호의 충실도를 향상시킬 수 있는 메모리 모듈 및 이를포함하는 메모리 시스템 |
BRPI0508582A (pt) | 2004-03-10 | 2007-08-14 | Qualcomm Inc | equipamento e método de interface de alta taxa de dados |
WO2005091593A1 (en) | 2004-03-17 | 2005-09-29 | Qualcomm Incorporated | High data rate interface apparatus and method |
US8645566B2 (en) | 2004-03-24 | 2014-02-04 | Qualcomm Incorporated | High data rate interface apparatus and method |
US7129753B2 (en) * | 2004-05-26 | 2006-10-31 | Infineon Technologies Ag | Chip to chip interface |
US7212423B2 (en) * | 2004-05-31 | 2007-05-01 | Intel Corporation | Memory agent core clock aligned to lane |
US8650304B2 (en) | 2004-06-04 | 2014-02-11 | Qualcomm Incorporated | Determining a pre skew and post skew calibration data rate in a mobile display digital interface (MDDI) communication system |
ATE518343T1 (de) | 2004-06-04 | 2011-08-15 | Qualcomm Inc | Schnittstellenvorrichtung und -verfahren für hohe datenraten |
US8692838B2 (en) | 2004-11-24 | 2014-04-08 | Qualcomm Incorporated | Methods and systems for updating a buffer |
US8723705B2 (en) | 2004-11-24 | 2014-05-13 | Qualcomm Incorporated | Low output skew double data rate serial encoder |
US8539119B2 (en) | 2004-11-24 | 2013-09-17 | Qualcomm Incorporated | Methods and apparatus for exchanging messages having a digital data interface device message format |
US8699330B2 (en) | 2004-11-24 | 2014-04-15 | Qualcomm Incorporated | Systems and methods for digital data transmission rate control |
US8667363B2 (en) | 2004-11-24 | 2014-03-04 | Qualcomm Incorporated | Systems and methods for implementing cyclic redundancy checks |
US8873584B2 (en) | 2004-11-24 | 2014-10-28 | Qualcomm Incorporated | Digital data interface device |
US7095250B1 (en) * | 2004-12-21 | 2006-08-22 | Analog Devices, Inc. | Single wire bus communication system with method for handling simultaneous responses from multiple clients |
US7548433B2 (en) * | 2005-05-12 | 2009-06-16 | Dell Products L.P. | Apparatus and method for setting adequate drive strength based upon DC trace resistance |
US7464225B2 (en) * | 2005-09-26 | 2008-12-09 | Rambus Inc. | Memory module including a plurality of integrated circuit memory devices and a plurality of buffer devices in a matrix topology |
US7562271B2 (en) | 2005-09-26 | 2009-07-14 | Rambus Inc. | Memory system topologies including a buffer device and an integrated circuit memory device |
US11328764B2 (en) | 2005-09-26 | 2022-05-10 | Rambus Inc. | Memory system topologies including a memory die stack |
US8730069B2 (en) | 2005-11-23 | 2014-05-20 | Qualcomm Incorporated | Double data rate serial encoder |
US8692839B2 (en) | 2005-11-23 | 2014-04-08 | Qualcomm Incorporated | Methods and systems for updating a buffer |
US7404055B2 (en) | 2006-03-28 | 2008-07-22 | Intel Corporation | Memory transfer with early access to critical portion |
KR100744141B1 (ko) | 2006-07-21 | 2007-08-01 | 삼성전자주식회사 | 싱글 엔디드 신호 라인의 가상 차동 상호 연결 회로 및가상 차동 신호 방식 |
KR100890386B1 (ko) * | 2007-06-26 | 2009-03-25 | 주식회사 하이닉스반도체 | 데이터 출력장치 및 이를 포함하는 반도체 메모리장치 |
US7636806B2 (en) * | 2007-09-07 | 2009-12-22 | Infineon Technologies Ag | Electronic system and method for sending or receiving a signal |
EP2252938A2 (en) * | 2008-02-05 | 2010-11-24 | Rambus Inc. | Multi-drop signaling system and method employing source-termination |
DE102008034445B4 (de) * | 2008-07-24 | 2010-03-11 | Diehl Aerospace Gmbh | Verfahren und Einrichtung zum Erfassen von Bus-Teilnehmern |
US9777336B2 (en) * | 2008-08-26 | 2017-10-03 | Becton, Dickinson And Company | Assay for Chlamydia trachomatis by amplification and detection of Chlamydia trachomatis cytotoxin gene |
US8643401B2 (en) | 2009-04-29 | 2014-02-04 | Globalfoundries Singapore Pte. Ltd. | Integrated circuit communication system with differential signal and method of manufacture thereof |
US8971387B2 (en) | 2009-10-09 | 2015-03-03 | Intersil Americas LLC | System and method for providing a full fail-safe capability in signal transmission networks |
CN104065368B (zh) * | 2013-03-22 | 2017-06-06 | 联咏科技股份有限公司 | 驱动能力与芯片终端电阻值自我调整方法及其装置 |
US9344789B2 (en) * | 2013-06-07 | 2016-05-17 | Robert Bosch Gmbh | Digital microphone interface supporting multiple microphones |
US9443572B2 (en) | 2014-06-06 | 2016-09-13 | Qualcomm Incorporated | Programmable power for a memory interface |
CN105306100B (zh) * | 2014-07-22 | 2017-10-20 | 财团法人成大研究发展基金会 | 双二元电压模式传送器 |
US9965408B2 (en) * | 2015-05-14 | 2018-05-08 | Micron Technology, Inc. | Apparatuses and methods for asymmetric input/output interface for a memory |
US10528515B2 (en) * | 2017-06-27 | 2020-01-07 | Intel Corporation | Memory channel driver with echo cancellation |
US11356236B2 (en) * | 2019-05-16 | 2022-06-07 | Texas Instruments Incorporated | Bidirectional re-driver for half-duplex interfaces |
CN111431522B (zh) * | 2020-04-22 | 2023-05-12 | 上海微阱电子科技有限公司 | 一种能够兼容输出的mipi驱动电路 |
CN117520238B (zh) * | 2024-01-05 | 2024-03-08 | 西安航天民芯科技有限公司 | 一种串行数据传输用信号检测电路 |
Family Cites Families (48)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3737788A (en) * | 1965-06-11 | 1973-06-05 | North American Rockwell | Slope responsive signal identification means |
US4247817A (en) | 1978-05-15 | 1981-01-27 | Teradyne, Inc. | Transmitting electrical signals with a transmission time independent of distance between transmitter and receiver |
US4663769A (en) | 1985-10-02 | 1987-05-05 | Motorola, Inc. | Clock acquisition indicator circuit for NRZ data |
US4675558A (en) * | 1985-10-21 | 1987-06-23 | Ford Aerospace & Communications Corporation | Lock detector for bit synchronizer |
US4745365A (en) | 1986-12-31 | 1988-05-17 | Grumman Aerospace Corporation | Digital receiver with dual references |
US4792845A (en) | 1987-02-20 | 1988-12-20 | Magni Systems, Inc. | Color video signal phase detector |
US4782481A (en) * | 1987-02-24 | 1988-11-01 | Hewlett-Packard Company | Apparatus and method for transferring information |
US4942365A (en) * | 1989-07-24 | 1990-07-17 | Teltest Electronics Laboratories, Inc. | Synchronous phase and/or frequency detection system |
GB2234872B (en) | 1989-08-03 | 1994-04-06 | Plessey Co Plc | High speed CMOS differential interface circuits |
JPH0624356B2 (ja) * | 1989-12-21 | 1994-03-30 | 株式会社東芝 | データ転送方式 |
US5263049A (en) | 1990-02-15 | 1993-11-16 | Advanced Micro Devices Inc. | Method and apparatus for CMOS differential drive having a rapid turn off |
US5023488A (en) | 1990-03-30 | 1991-06-11 | Xerox Corporation | Drivers and receivers for interfacing VLSI CMOS circuits to transmission lines |
IL96808A (en) | 1990-04-18 | 1996-03-31 | Rambus Inc | Introductory / Origin Circuit Agreed Using High-Performance Brokerage |
US5243703A (en) | 1990-04-18 | 1993-09-07 | Rambus, Inc. | Apparatus for synchronously generating clock signals in a data processing system |
US5327121A (en) * | 1990-11-09 | 1994-07-05 | Hewlett-Packard Company | Three line communications method and apparatus |
US5287386A (en) * | 1991-03-27 | 1994-02-15 | Thinking Machines Corporation | Differential driver/receiver circuit |
KR100225594B1 (ko) | 1991-03-29 | 1999-10-15 | 가나이 쯔도무 | 반도체 집적회로장치에서 실행되는 전류구동신호 인터페이스 |
US5796962A (en) | 1991-05-17 | 1998-08-18 | Theeus Logic | Null convention bus |
US5355391A (en) * | 1992-03-06 | 1994-10-11 | Rambus, Inc. | High speed bus system |
JP3517237B2 (ja) | 1992-03-06 | 2004-04-12 | ラムバス・インコーポレーテッド | 同期バス・システムおよびそのためのメモリ装置 |
US5254883A (en) * | 1992-04-22 | 1993-10-19 | Rambus, Inc. | Electrical current source circuitry for a bus |
DE4214949A1 (de) | 1992-05-06 | 1993-11-11 | Nokia Deutschland Gmbh | Anordnung zur zeitlichen Detektion einer Signalflanke eines auf einer Übertragungsleitung übertragenen elektrischen Signals |
JP3144166B2 (ja) | 1992-11-25 | 2001-03-12 | ソニー株式会社 | 低振幅入力レベル変換回路 |
US5473757A (en) * | 1992-12-11 | 1995-12-05 | Ge Fanuc Automation North America, Inc. | I/O controller using single data lines for slot enable/interrupt signals and specific circuit for distinguishing between the signals thereof |
FR2707024B1 (pt) * | 1993-06-22 | 1995-09-01 | Suisse Electronique Microtech | |
US5706485A (en) * | 1993-09-21 | 1998-01-06 | Intel Corporation | Method and apparatus for synchronizing clock signals in a multiple die circuit including a stop clock feature |
US5579492A (en) | 1993-11-01 | 1996-11-26 | Motorola, Inc. | Data processing system and a method for dynamically ignoring bus transfer termination control signals for a predetermined amount of time |
JP2905075B2 (ja) | 1993-12-28 | 1999-06-14 | 三菱電機株式会社 | プログラマブルコントローラおよびその排他制御交信方法 |
US5498985A (en) | 1994-02-17 | 1996-03-12 | Fluke Corporation | Dual comparator trigger circuit for glitch capture |
JPH07264042A (ja) | 1994-03-17 | 1995-10-13 | Fujitsu Ltd | 高速インタフェース回路 |
US5469473A (en) * | 1994-04-15 | 1995-11-21 | Texas Instruments Incorporated | Transceiver circuit with transition detection |
US5724425A (en) | 1994-06-10 | 1998-03-03 | Sun Microsystems, Inc. | Method and apparatus for enhancing software security and distributing software |
US5513377A (en) | 1994-06-17 | 1996-04-30 | International Business Machines Corporation | Input-output element has self timed interface using a received clock signal to individually phase aligned bits received from a parallel bus |
JPH0844665A (ja) | 1994-07-14 | 1996-02-16 | Fujitsu Ltd | 複数のデータ転送サイズ及びプロトコルをサポートするバス |
US5678065A (en) * | 1994-09-19 | 1997-10-14 | Advanced Micro Devices, Inc. | Computer system employing an enable line for selectively adjusting a peripheral bus clock frequency |
US5485575A (en) | 1994-11-21 | 1996-01-16 | International Business Machines Corporation | Automatic analysis of a computer virus structure and means of attachment to its hosts |
US5812875A (en) * | 1995-05-02 | 1998-09-22 | Apple Computer, Inc. | Apparatus using a state device and a latching circuit to generate an acknowledgement signal in close proximity to the request signal for enhancing input/output controller operations |
US5550496A (en) | 1995-07-31 | 1996-08-27 | Hewlett-Packard Company | High speed I/O circuit having a small voltage swing and low power dissipation for high I/O count applications |
US5638446A (en) | 1995-08-28 | 1997-06-10 | Bell Communications Research, Inc. | Method for the secure distribution of electronic files in a distributed environment |
US5706484A (en) | 1995-12-20 | 1998-01-06 | Intel Corporation | Method for eliminating transition direction sensitive timing skews in a source synchronous design |
US5850559A (en) | 1996-08-07 | 1998-12-15 | Compaq Computer Corporation | Method and apparatus for secure execution of software prior to a computer system being powered down or entering a low energy consumption mode |
US5832208A (en) | 1996-09-05 | 1998-11-03 | Cheyenne Software International Sales Corp. | Anti-virus agent for use with databases and mail servers |
US5878234A (en) | 1996-09-10 | 1999-03-02 | Sierra Wireless, Inc. | Low power serial protocol translator for use in multi-circuit board electronic systems |
US5925118A (en) | 1996-10-11 | 1999-07-20 | International Business Machines Corporation | Methods and architectures for overlapped read and write operations |
US5963070A (en) * | 1997-06-02 | 1999-10-05 | Advanced Micro Devices, Inc. | Stretch cycle generator |
US5928243A (en) | 1997-07-16 | 1999-07-27 | Spinal Concepts, Inc. | Pedicle probe and depth gage |
US6160423A (en) * | 1998-03-16 | 2000-12-12 | Jazio, Inc. | High speed source synchronous signaling for interfacing VLSI CMOS circuits to transmission lines |
US6122331A (en) | 1999-06-14 | 2000-09-19 | Atmel Corporation | Digital automatic gain control |
-
1999
- 1999-03-08 TR TR2000/02649T patent/TR200002649T2/xx unknown
- 1999-03-08 BR BRPI9908836A patent/BRPI9908836B1/pt not_active IP Right Cessation
- 1999-03-08 AU AU29926/99A patent/AU759089B2/en not_active Ceased
- 1999-03-08 AT AT99911237T patent/ATE362682T1/de not_active IP Right Cessation
- 1999-03-08 TR TR2001/01184T patent/TR200101184T2/xx unknown
- 1999-03-08 EP EP99911237A patent/EP1064767B8/en not_active Expired - Lifetime
- 1999-03-08 CA CA2323446A patent/CA2323446C/en not_active Expired - Lifetime
- 1999-03-08 WO PCT/US1999/005120 patent/WO1999048260A1/en active IP Right Grant
- 1999-03-08 GB GB0023356A patent/GB2352375B/en not_active Expired - Lifetime
- 1999-03-08 DE DE69936097T patent/DE69936097T2/de not_active Expired - Lifetime
- 1999-03-08 HU HU0301259A patent/HUP0301259A2/hu unknown
- 1999-03-08 IL IL13841199A patent/IL138411A/xx not_active IP Right Cessation
- 1999-03-08 CN CNB998051551A patent/CN100452787C/zh not_active Expired - Lifetime
- 1999-03-08 JP JP2000537353A patent/JP3960752B2/ja not_active Expired - Lifetime
- 1999-03-08 ID IDW20001818A patent/ID26398A/id unknown
- 1999-03-08 PL PL99343258A patent/PL343258A1/xx unknown
- 1999-05-25 US US09/318,690 patent/US6430606B1/en not_active Expired - Lifetime
- 1999-06-22 TW TW088110492A patent/TW461208B/zh not_active IP Right Cessation
-
2000
- 2000-08-10 US US09/637,338 patent/US6513080B1/en not_active Expired - Lifetime
Also Published As
Publication number | Publication date |
---|---|
CN1297638A (zh) | 2001-05-30 |
IL138411A (en) | 2005-11-20 |
GB2352375B (en) | 2003-06-04 |
US6513080B1 (en) | 2003-01-28 |
EP1064767A1 (en) | 2001-01-03 |
PL343258A1 (en) | 2001-07-30 |
TW461208B (en) | 2001-10-21 |
US6430606B1 (en) | 2002-08-06 |
DE69936097D1 (de) | 2007-06-28 |
CA2323446C (en) | 2016-11-08 |
WO1999048260A9 (en) | 2001-05-31 |
AU759089B2 (en) | 2003-04-03 |
ATE362682T1 (de) | 2007-06-15 |
CA2323446A1 (en) | 1999-09-23 |
GB2352375A (en) | 2001-01-24 |
TR200002649T2 (tr) | 2000-11-21 |
IL138411A0 (en) | 2001-10-31 |
WO1999048260A8 (en) | 1999-12-02 |
JP3960752B2 (ja) | 2007-08-15 |
ID26398A (id) | 2000-12-21 |
HUP0301259A2 (en) | 2003-08-28 |
DE69936097T2 (de) | 2008-01-17 |
CN100452787C (zh) | 2009-01-14 |
JP2002507860A (ja) | 2002-03-12 |
TR200101184T2 (tr) | 2002-06-21 |
GB0023356D0 (en) | 2000-11-08 |
AU2992699A (en) | 1999-10-11 |
WO1999048260A1 (en) | 1999-09-23 |
EP1064767B1 (en) | 2007-05-16 |
EP1064767B8 (en) | 2007-06-27 |
BRPI9908836B1 (pt) | 2017-04-18 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
BR9908836A (pt) | Processo e sistema para detectar uma transição entre um sinal de entrada e um sinal prévio, sistema de comunicação, sistema de receptor de sinal para detectar uma transição de um sinal préveio para um sinal subsequente, sistema de transmissão, e, processos para comparar um sinal de entrada a um sinal prévio, e para transmitir e receber uma pluralidade de sinais de terminação simples de pequena excursão | |
US7996749B2 (en) | Signal loss detector for high-speed serial interface of a programmable logic device | |
US6201829B1 (en) | Serial/parallel GHZ transceiver with pseudo-random built in self test pattern generator | |
US6240523B1 (en) | Method and apparatus for automatically determining the phase relationship between two clocks generated from the same source | |
US20060209735A1 (en) | Auto realignment of multiple serial byte-lanes | |
KR940002144B1 (ko) | 데이터 전송방식 | |
US7089467B2 (en) | Asynchronous debug interface | |
US6745337B1 (en) | Glitch detection circuit for outputting a signal indicative of a glitch on a strobe signal and initializing an edge detection circuit in response to a control signal | |
US6232796B1 (en) | Apparatus and method for detecting two data bits per clock edge | |
US4580265A (en) | Failure detection method and apparatus | |
KR100513275B1 (ko) | 데이터의 위치 정보 탐색을 통한 데이터 복원 방법 및상기 알고리즘을 적용한 직렬 데이터 수신기 | |
US7050463B1 (en) | Automatic bit-rate detection scheme for use on SONET transceiver | |
US6570930B2 (en) | Three-state differential data transmission with self latching ability | |
KR100422148B1 (ko) | 저전압 차동시그널 송수신라인의 점검 장치 및 그 방법 | |
KR20110077541A (ko) | 인터페이스 장치 및 방법 | |
US5914965A (en) | Serial output self-test circuit | |
US7869491B2 (en) | Data transceiver and method thereof | |
KR102660687B1 (ko) | 장치 | |
US20030123398A1 (en) | Apparatus and method for receiving and demodulating data modulated in pseuod-ternary form | |
US6559682B1 (en) | Dual-mixer loss of signal detection circuit | |
WO2015037816A1 (ko) | 데이터 슬라이서, 이를 포함하는 rf 태그 수신기 및 데이터 슬라이스 방법 | |
KR100202652B1 (ko) | 로킹 액세스 제어 회로 | |
JP4885303B2 (ja) | クロック信号を生成できる、または各トランシーバに関連付けられたデジタル・システムのデータのバイパスを可能にする、電力管理されたトランシーバのネットワークを使用する通信システム | |
KR19980073172A (ko) | 비동기식 데이터 송수신 장치의 에러 검출 방법 | |
KR0167937B1 (ko) | 데이터 전송망의 시작신호 판별장치 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
B08F | Application dismissed because of non-payment of annual fees [chapter 8.6 patent gazette] |
Free format text: REFERENTE AS 12A E 13A ANUIDADES. |
|
B08G | Application fees: restoration [chapter 8.7 patent gazette] | ||
B06A | Patent application procedure suspended [chapter 6.1 patent gazette] | ||
B07A | Application suspended after technical examination (opinion) [chapter 7.1 patent gazette] | ||
B09B | Patent application refused [chapter 9.2 patent gazette] |
Free format text: INDEFIRO O PEDIDO DE ACORDO COM O ART. 8O COMBINADO COM ART. 13 DA LPI |
|
B12B | Appeal against refusal [chapter 12.2 patent gazette] | ||
B16A | Patent or certificate of addition of invention granted [chapter 16.1 patent gazette] | ||
B21F | Lapse acc. art. 78, item iv - on non-payment of the annual fees in time | ||
B24D | Patent annual fee: restoration after fee payment | ||
B21F | Lapse acc. art. 78, item iv - on non-payment of the annual fees in time |
Free format text: REFERENTE A 20A ANUIDADE. |
|
B24D | Patent annual fee: restoration after fee payment |