ATE511144T1 - Mikro-tile-speicherschnittstelle - Google Patents
Mikro-tile-speicherschnittstelleInfo
- Publication number
- ATE511144T1 ATE511144T1 AT08016185T AT08016185T ATE511144T1 AT E511144 T1 ATE511144 T1 AT E511144T1 AT 08016185 T AT08016185 T AT 08016185T AT 08016185 T AT08016185 T AT 08016185T AT E511144 T1 ATE511144 T1 AT E511144T1
- Authority
- AT
- Austria
- Prior art keywords
- column address
- sub
- address signals
- independent
- channel
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C8/00—Arrangements for selecting an address in a digital store
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C8/00—Arrangements for selecting an address in a digital store
- G11C8/12—Group selection circuits, e.g. for memory block selection, chip selection, array selection
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
- G06F13/16—Handling requests for interconnection or transfer for access to memory bus
- G06F13/1668—Details of memory controller
- G06F13/1684—Details of memory controller using multiple buses
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
- G11C11/407—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
- G11C11/408—Address circuits
- G11C11/4082—Address Buffers; level conversion circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C5/00—Details of stores covered by group G11C11/00
- G11C5/02—Disposition of storage elements, e.g. in the form of a matrix array
- G11C5/04—Supports for storage elements, e.g. memory modules; Mounting or fixing of storage elements on such supports
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Theoretical Computer Science (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Dram (AREA)
- Static Random-Access Memory (AREA)
- Memory System Of A Hierarchy Structure (AREA)
- Controls And Circuits For Display Device (AREA)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/174,134 US8032688B2 (en) | 2005-06-30 | 2005-06-30 | Micro-tile memory interfaces |
Publications (1)
Publication Number | Publication Date |
---|---|
ATE511144T1 true ATE511144T1 (de) | 2011-06-15 |
Family
ID=37589315
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
AT06786281T ATE511143T1 (de) | 2005-06-30 | 2006-06-30 | Mikro-tile-speicherschnittstellen |
AT08016185T ATE511144T1 (de) | 2005-06-30 | 2006-06-30 | Mikro-tile-speicherschnittstelle |
AT08016184T ATE514133T1 (de) | 2005-06-30 | 2006-06-30 | Mikro-tile-speicherschnittstelle |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
AT06786281T ATE511143T1 (de) | 2005-06-30 | 2006-06-30 | Mikro-tile-speicherschnittstellen |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
AT08016184T ATE514133T1 (de) | 2005-06-30 | 2006-06-30 | Mikro-tile-speicherschnittstelle |
Country Status (8)
Country | Link |
---|---|
US (2) | US8032688B2 (de) |
EP (3) | EP2006775B1 (de) |
JP (1) | JP4795434B2 (de) |
KR (1) | KR101054640B1 (de) |
CN (3) | CN101213532A (de) |
AT (3) | ATE511143T1 (de) |
TW (1) | TWI360751B (de) |
WO (1) | WO2007005891A2 (de) |
Families Citing this family (37)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8253751B2 (en) | 2005-06-30 | 2012-08-28 | Intel Corporation | Memory controller interface for micro-tiled memory access |
US7558941B2 (en) * | 2005-06-30 | 2009-07-07 | Intel Corporation | Automatic detection of micro-tile enabled memory |
US8032688B2 (en) * | 2005-06-30 | 2011-10-04 | Intel Corporation | Micro-tile memory interfaces |
US7882307B1 (en) * | 2006-04-14 | 2011-02-01 | Tilera Corporation | Managing cache memory in a parallel processing environment |
US8878860B2 (en) | 2006-12-28 | 2014-11-04 | Intel Corporation | Accessing memory using multi-tiling |
US8825965B2 (en) * | 2008-01-08 | 2014-09-02 | Cisco Technology, Inc. | System and methods for memory expansion |
US8719485B2 (en) * | 2008-06-27 | 2014-05-06 | Marvell World Trade Ltd. | Solid-state disk with wireless functionality |
US8015357B2 (en) * | 2008-11-13 | 2011-09-06 | International Business Machines Corporation | Storage array tile supporting systolic movement operations |
CN102044288B (zh) * | 2009-10-13 | 2013-07-31 | 中芯国际集成电路制造(北京)有限公司 | 存储器的电性地址与拓扑地址的转换方法 |
DE102011011958A1 (de) * | 2011-02-22 | 2012-08-23 | Atlas Elektronik Gmbh | Speicherverwaltungseinheit und Verfahren zum Verwalten von Speicherzugriffen sowie System mit einer Speicherverwaltungseinheit |
US20130027416A1 (en) * | 2011-07-25 | 2013-01-31 | Karthikeyan Vaithianathan | Gather method and apparatus for media processing accelerators |
US8797806B2 (en) | 2011-08-15 | 2014-08-05 | Micron Technology, Inc. | Apparatus and methods including source gates |
US9183614B2 (en) | 2011-09-03 | 2015-11-10 | Mireplica Technology, Llc | Processor, system, and method for efficient, high-throughput processing of two-dimensional, interrelated data sets |
US8861301B2 (en) * | 2012-06-08 | 2014-10-14 | Freescale Semiconductor, Inc. | Clocked memory with latching predecoder circuitry |
US10541029B2 (en) | 2012-08-01 | 2020-01-21 | Micron Technology, Inc. | Partial block memory operations |
US9318199B2 (en) | 2012-10-26 | 2016-04-19 | Micron Technology, Inc. | Partial page memory operations |
EP2915045B1 (de) * | 2012-11-02 | 2019-01-02 | Hewlett-Packard Enterprise Development LP | Selektiver fehlerkorrekturcode und speicherzugangsgranularitätswechsel |
US9244840B2 (en) * | 2012-12-12 | 2016-01-26 | International Business Machines Corporation | Cache swizzle with inline transposition |
US9098425B2 (en) | 2013-01-10 | 2015-08-04 | International Business Machines Corporation | Implementing user mode foreign device attachment to memory channel |
US10318473B2 (en) | 2013-09-24 | 2019-06-11 | Facebook, Inc. | Inter-device data-transport via memory channels |
CN104699638B (zh) * | 2013-12-05 | 2017-11-17 | 华为技术有限公司 | 内存访问方法和内存访问装置 |
US9460012B2 (en) * | 2014-02-18 | 2016-10-04 | National University Of Singapore | Fusible and reconfigurable cache architecture |
US9489136B2 (en) * | 2014-10-27 | 2016-11-08 | Facebook, Inc. | Interrupt driven memory signaling |
KR102358177B1 (ko) * | 2015-12-24 | 2022-02-07 | 에스케이하이닉스 주식회사 | 제어회로 및 제어회로를 포함하는 메모리 장치 |
US10067903B2 (en) | 2015-07-30 | 2018-09-04 | SK Hynix Inc. | Semiconductor device |
US11755255B2 (en) | 2014-10-28 | 2023-09-12 | SK Hynix Inc. | Memory device comprising a plurality of memories sharing a resistance for impedance matching |
US9870325B2 (en) * | 2015-05-19 | 2018-01-16 | Intel Corporation | Common die implementation for memory devices with independent interface paths |
US10310547B2 (en) * | 2016-03-05 | 2019-06-04 | Intel Corporation | Techniques to mirror a command/address or interpret command/address logic at a memory device |
US10236043B2 (en) * | 2016-06-06 | 2019-03-19 | Altera Corporation | Emulated multiport memory element circuitry with exclusive-OR based control circuitry |
TWI602115B (zh) | 2016-06-23 | 2017-10-11 | 慧榮科技股份有限公司 | 資料儲存裝置之資料儲存方法 |
US10838899B2 (en) * | 2017-03-21 | 2020-11-17 | Micron Technology, Inc. | Apparatuses and methods for in-memory data switching networks |
US10346346B1 (en) * | 2017-12-21 | 2019-07-09 | Xilinx, Inc. | Inline ECC function for system-on-chip |
US11409684B2 (en) | 2020-07-31 | 2022-08-09 | Alibaba Group Holding Limited | Processing accelerator architectures |
US11625341B2 (en) | 2020-08-11 | 2023-04-11 | Alibaba Group Holding Limited | Narrow DRAM channel systems and methods |
US11379365B2 (en) | 2020-10-20 | 2022-07-05 | Micron Technology, Inc. | Memory access bounds checking for a programmable atomic operator |
US11360897B1 (en) * | 2021-04-15 | 2022-06-14 | Qualcomm Incorporated | Adaptive memory access management |
CN115565560A (zh) * | 2022-01-06 | 2023-01-03 | 澜起电子科技(上海)有限公司 | 模块化设计的存储设备及包括其的存储系统 |
Family Cites Families (27)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4320456A (en) * | 1980-01-18 | 1982-03-16 | International Business Machines Corporation | Control apparatus for virtual address translation unit |
US4604743A (en) | 1984-11-21 | 1986-08-05 | North American Philips Corporation | Bus structure for an image processor |
US5034917A (en) * | 1988-05-26 | 1991-07-23 | Bland Patrick M | Computer system including a page mode memory with decreased access time and method of operation thereof |
US5142627A (en) * | 1988-11-17 | 1992-08-25 | Unisys Corporation | FIP-compliant block multiplexor channel interface operational method for cache/disk subsystem |
US5251310A (en) * | 1990-06-29 | 1993-10-05 | Digital Equipment Corporation | Method and apparatus for exchanging blocks of information between a cache memory and a main memory |
JP2836321B2 (ja) * | 1991-11-05 | 1998-12-14 | 三菱電機株式会社 | データ処理装置 |
US5459842A (en) * | 1992-06-26 | 1995-10-17 | International Business Machines Corporation | System for combining data from multiple CPU write requests via buffers and using read-modify-write operation to write the combined data to the memory |
US5504875A (en) * | 1993-03-17 | 1996-04-02 | Intel Corporation | Nonvolatile memory with a programmable output of selectable width and a method for controlling the nonvolatile memory to switch between different output widths |
US5412613A (en) * | 1993-12-06 | 1995-05-02 | International Business Machines Corporation | Memory device having asymmetrical CAS to data input/output mapping and applications thereof |
JP3670041B2 (ja) * | 1993-12-10 | 2005-07-13 | アドバンスト・マイクロ・ディバイシズ・インコーポレイテッド | 不揮発性メモリチップイネーブル符号化方法、コンピュータシステム、およびメモリコントローラ |
WO1996041274A1 (en) * | 1995-06-07 | 1996-12-19 | Advanced Micro Devices, Inc. | Dynamically reconfigurable data bus |
US5710550A (en) * | 1995-08-17 | 1998-01-20 | I-Cube, Inc. | Apparatus for programmable signal switching |
US5875470A (en) * | 1995-09-28 | 1999-02-23 | International Business Machines Corporation | Multi-port multiple-simultaneous-access DRAM chip |
US5781926A (en) * | 1996-05-20 | 1998-07-14 | Integrated Device Technology, Inc. | Method and apparatus for sub cache line access and storage allowing access to sub cache lines before completion of line fill |
US6167486A (en) * | 1996-11-18 | 2000-12-26 | Nec Electronics, Inc. | Parallel access virtual channel memory system with cacheable channels |
US6308248B1 (en) * | 1996-12-31 | 2001-10-23 | Compaq Computer Corporation | Method and system for allocating memory space using mapping controller, page table and frame numbers |
US5913044A (en) * | 1997-09-18 | 1999-06-15 | International Business Machines Corporation | Method and system for simultaneous variable-width bus access in a multiprocessor system |
EP1047993A1 (de) * | 1997-12-24 | 2000-11-02 | Creative Technology Ltd. | Optimales mehrkanal-speichersteurungssystem |
US6405273B1 (en) | 1998-11-13 | 2002-06-11 | Infineon Technologies North America Corp. | Data processing device with memory coupling unit |
JP3639464B2 (ja) * | 1999-07-05 | 2005-04-20 | 株式会社ルネサステクノロジ | 情報処理システム |
US6370668B1 (en) * | 1999-07-23 | 2002-04-09 | Rambus Inc | High speed memory system capable of selectively operating in non-chip-kill and chip-kill modes |
US6502161B1 (en) * | 2000-01-05 | 2002-12-31 | Rambus Inc. | Memory system including a point-to-point linked memory subsystem |
US6549483B2 (en) * | 2001-03-30 | 2003-04-15 | Atmos Corporation | RAM having dynamically switchable access modes |
JP2003338193A (ja) * | 2002-05-21 | 2003-11-28 | Mitsubishi Electric Corp | 半導体メモリモジュール |
WO2004005111A1 (de) * | 2002-07-05 | 2004-01-15 | Continental Teves Ag & Co.Ohg | Verfahren zum lenken eines fahrzeugs mit einer überlagerungslenkung |
US20050034917A1 (en) * | 2003-08-14 | 2005-02-17 | Baker Hughes Incorporated | Apparatus and method for acoustic position logging ahead-of-the-bit |
US8032688B2 (en) * | 2005-06-30 | 2011-10-04 | Intel Corporation | Micro-tile memory interfaces |
-
2005
- 2005-06-30 US US11/174,134 patent/US8032688B2/en not_active Expired - Fee Related
-
2006
- 2006-06-30 EP EP08016185A patent/EP2006775B1/de not_active Not-in-force
- 2006-06-30 EP EP08016184A patent/EP2006858B1/de not_active Not-in-force
- 2006-06-30 CN CNA2006800241745A patent/CN101213532A/zh active Pending
- 2006-06-30 JP JP2008519708A patent/JP4795434B2/ja not_active Expired - Fee Related
- 2006-06-30 AT AT06786281T patent/ATE511143T1/de not_active IP Right Cessation
- 2006-06-30 EP EP06786281A patent/EP1896964B1/de not_active Not-in-force
- 2006-06-30 AT AT08016185T patent/ATE511144T1/de not_active IP Right Cessation
- 2006-06-30 WO PCT/US2006/026072 patent/WO2007005891A2/en active Application Filing
- 2006-06-30 CN CN2006101363205A patent/CN1929026B/zh not_active Expired - Fee Related
- 2006-06-30 TW TW095123833A patent/TWI360751B/zh not_active IP Right Cessation
- 2006-06-30 KR KR1020077030803A patent/KR101054640B1/ko not_active IP Right Cessation
- 2006-06-30 AT AT08016184T patent/ATE514133T1/de not_active IP Right Cessation
- 2006-06-30 CN CN201210097093.5A patent/CN102637451B/zh not_active Expired - Fee Related
-
2011
- 2011-05-24 US US13/114,903 patent/US8200883B2/en not_active Expired - Fee Related
Also Published As
Publication number | Publication date |
---|---|
KR101054640B1 (ko) | 2011-08-08 |
EP1896964A2 (de) | 2008-03-12 |
US20110225390A1 (en) | 2011-09-15 |
US8032688B2 (en) | 2011-10-04 |
CN102637451A (zh) | 2012-08-15 |
WO2007005891A3 (en) | 2007-05-03 |
CN102637451B (zh) | 2015-06-24 |
ATE514133T1 (de) | 2011-07-15 |
EP2006775A2 (de) | 2008-12-24 |
CN1929026A (zh) | 2007-03-14 |
TWI360751B (en) | 2012-03-21 |
WO2007005891A2 (en) | 2007-01-11 |
EP1896964B1 (de) | 2011-05-25 |
EP2006858B1 (de) | 2011-06-22 |
US20070002668A1 (en) | 2007-01-04 |
JP2008544428A (ja) | 2008-12-04 |
JP4795434B2 (ja) | 2011-10-19 |
CN1929026B (zh) | 2012-06-06 |
EP2006858A3 (de) | 2009-01-14 |
EP2006775A3 (de) | 2009-01-14 |
EP2006775B1 (de) | 2011-05-25 |
CN101213532A (zh) | 2008-07-02 |
EP2006858A2 (de) | 2008-12-24 |
ATE511143T1 (de) | 2011-06-15 |
KR20080014903A (ko) | 2008-02-14 |
TW200710662A (en) | 2007-03-16 |
US8200883B2 (en) | 2012-06-12 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
ATE514133T1 (de) | Mikro-tile-speicherschnittstelle | |
TW200710661A (en) | Memory controller interface for micro-tiled memory access | |
KR890012312A (ko) | 반도체 기억장치 | |
KR100402880B1 (ko) | 반도체 기억 장치 | |
KR950020713A (ko) | 다이나믹 반도체기억장치 | |
KR950030151A (ko) | 반도체 기억장치 | |
JP2008536250A (ja) | Y−mux分割方法 | |
US5481495A (en) | Cells and read-circuits for high-performance register files | |
KR100915815B1 (ko) | 복수의 로우 디코더를 공유하는 제어 블록을 갖는 반도체메모리 장치 | |
Zhang et al. | Enabling efficient fine-grained DRAM activations with interleaved I/O | |
KR920009666B1 (ko) | 교차식 메모리 구조 장치 | |
FR2864321B1 (fr) | Memoire dynamique a acces aleatoire ou dram comportant au moins deux registres tampons et procede de commande d'une telle memoire | |
US5267212A (en) | Random access memory with rapid test pattern writing | |
KR900019013A (ko) | 파셜 랜덤 액세스 메모리 | |
US6359825B1 (en) | Dynamic memory with increased access speed and reduced chip area | |
JP2010010369A5 (de) | ||
KR100652415B1 (ko) | 1 로우 액티베이션 구조 또는 2 로우 액티베이션 구조를선택할 수 있는 반도체 메모리 장치 및 2 로우 액티베이션방법 | |
WO2004029980A3 (en) | Refresh control circuit for ics with a memory array | |
US6578104B1 (en) | RAM with configurable depth and width | |
KR900017171A (ko) | 반도체집적회로 | |
DE69603275D1 (de) | Multi-bit blockweises schreiben in einem dynamischen direktzugriffsspeicher | |
JP2016139447A (ja) | 半導体記憶装置およびデータ書き込み方法 | |
KR100370901B1 (ko) | 반도체 기억 장치 | |
US7564735B2 (en) | Memory device, and method for operating a memory device | |
JP2007273028A5 (de) |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
RER | Ceased as to paragraph 5 lit. 3 law introducing patent treaties |