WO2013056556A1 - I层钒掺杂的pin型核电池及其制作方法 - Google Patents

I层钒掺杂的pin型核电池及其制作方法 Download PDF

Info

Publication number
WO2013056556A1
WO2013056556A1 PCT/CN2012/076325 CN2012076325W WO2013056556A1 WO 2013056556 A1 WO2013056556 A1 WO 2013056556A1 CN 2012076325 W CN2012076325 W CN 2012076325W WO 2013056556 A1 WO2013056556 A1 WO 2013056556A1
Authority
WO
WIPO (PCT)
Prior art keywords
layer
type
sic epitaxial
epitaxial layer
type sic
Prior art date
Application number
PCT/CN2012/076325
Other languages
English (en)
French (fr)
Inventor
郭辉
张克基
张玉明
张玉娟
韩超
石彦强
Original Assignee
西安电子科技大学
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 西安电子科技大学 filed Critical 西安电子科技大学
Priority to US14/349,933 priority Critical patent/US9728292B2/en
Publication of WO2013056556A1 publication Critical patent/WO2013056556A1/zh

Links

Classifications

    • GPHYSICS
    • G21NUCLEAR PHYSICS; NUCLEAR ENGINEERING
    • G21HOBTAINING ENERGY FROM RADIOACTIVE SOURCES; APPLICATIONS OF RADIATION FROM RADIOACTIVE SOURCES, NOT OTHERWISE PROVIDED FOR; UTILISING COSMIC RADIATION
    • G21H1/00Arrangements for obtaining electrical energy from radioactive sources, e.g. from radioactive isotopes, nuclear or atomic batteries
    • G21H1/06Cells wherein radiation is applied to the junction of different semiconductor materials
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/0445Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising crystalline silicon carbide
    • H01L21/0455Making n or p doped regions or layers, e.g. using diffusion
    • H01L21/046Making n or p doped regions or layers, e.g. using diffusion using ion implantation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/0445Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising crystalline silicon carbide
    • H01L21/048Making electrodes
    • H01L21/0495Schottky electrodes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/12Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • H01L29/16Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic Table
    • H01L29/1608Silicon carbide
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/12Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • H01L29/16Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic Table
    • H01L29/167Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic Table further characterised by the doping material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/36Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the concentration or distribution of impurities in the bulk material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66053Multistep manufacturing processes of devices having a semiconductor body comprising crystalline silicon carbide
    • H01L29/6606Multistep manufacturing processes of devices having a semiconductor body comprising crystalline silicon carbide the devices being controllable only by variation of the electric current supplied or the electric potential applied, to one or more of the electrodes carrying the current to be rectified, amplified, oscillated or switched, e.g. two-terminal devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/86Types of semiconductor device ; Multistep manufacturing processes therefor controllable only by variation of the electric current supplied, or only the electric potential applied, to one or more of the electrodes carrying the current to be rectified, amplified, oscillated or switched
    • H01L29/861Diodes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/86Types of semiconductor device ; Multistep manufacturing processes therefor controllable only by variation of the electric current supplied, or only the electric potential applied, to one or more of the electrodes carrying the current to be rectified, amplified, oscillated or switched
    • H01L29/861Diodes
    • H01L29/868PIN diodes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02367Substrates
    • H01L21/0237Materials
    • H01L21/02373Group 14 semiconducting materials
    • H01L21/02378Silicon carbide
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02518Deposited layers
    • H01L21/02521Materials
    • H01L21/02524Group 14 semiconducting materials
    • H01L21/02529Silicon carbide
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02518Deposited layers
    • H01L21/0257Doping during depositing
    • H01L21/02573Conductivity type
    • H01L21/02579P-type
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02612Formation types
    • H01L21/02617Deposition types
    • H01L21/0262Reduction or decomposition of gaseous compounds, e.g. CVD

Definitions

  • the invention belongs to the field of microelectronics, and particularly relates to a IB type nuclear battery with a layer I vanadium doping and a manufacturing method thereof.
  • the PIN type nuclear battery can be used for directly converting nuclear energy of isotope emission into electric energy.
  • Patent Document 1 discloses a SiC-based Schottky junction type nuclear battery proposed by Zhang Lin, Guo Hui et al. As shown in FIG. 2, the Schottky junction type nuclear battery includes a bonding layer from top to bottom. 1. Schottky contact layer 13, SiO 2 passivation layer 4, n-type low-doped SiC epitaxial layer 5, n-type highly doped SiC substrate 6, ohmic contact electrode 7. The Schottky contact layer in the Schottky tuberculosis cell covers the entire cell area. After the incident particles reach the device surface, they are blocked by the Schottky contact layer. Only some of the particles can enter the device and enter the depletion region. It will contribute to the output power of the battery. Therefore, the nuclear cell of this structure has large energy loss of incident particles and low energy conversion efficiency.
  • Non-Patent Document 2 describes a silicon carbide pin-junction nuclear battery proposed by MVS Chandrashekhar, CI Tomas, Hui Li, MG Spencer and Amit Lai, Cornell University, New York, USA, as shown in Fig. 1, the pin junction core
  • the battery includes a radioactive isotope source 3, a p-type ohmic contact layer 12, a p-type highly doped SiC layer 9, a p-type SiC layer 11, an intrinsic I layer 10, an n-doped SiC substrate 6, ohms from top to bottom.
  • Contact electrode 7 In this structure, the substrate is a p-type highly doped substrate, and the process of growing the epitaxial layer thereon is immature, and is easy to introduce into the table.
  • SiC materials having semi-insulating properties can be obtained by compensating free carriers in SiC materials by doping ions such as vanadium or iron, but this technique has not yet been applied in the field of nuclear batteries.
  • Patent Document 1 Chinese Patent CN 101325093A
  • Non-Patent Document 2 "Demonstration of a 4H SiC betavoltaic cell", APPLIED PHYSICS LETTERS, 88, 033506, 2006
  • the object of the present invention is to avoid the above-mentioned deficiencies of the prior art, and to provide a layer I vanadium doped PIN type nuclear battery and a manufacturing method thereof, so as to reduce the carrier concentration of the I layer, increase the width of the depletion region, and increase the generation.
  • the collection rate of electron-hole pairs which in turn increases the open circuit voltage and energy conversion efficiency of the device.
  • the present invention provides a 1-layer vanadium-doped PIN type nuclear battery comprising a radioactive isotope source layer (1), a p-type ohmic contact electrode (4), and a Si0 2 passivation layer from top to bottom ( 2) a Si0 2 dense insulating layer (3), a p-type SiC epitaxial layer (5), an n-type SiC epitaxial layer (6), an n-type SiC substrate (7), and an n-type ohmic contact electrode (8), a radioisotope source layer (1) and the p-type ohmic contact electrode (4) are disposed on an upper surface of the p-type SiC epitaxial layer (5), and the SiO 2 dense insulating layer (3) is passed through a step portion on a side surface
  • An upper surface of (5) extends to an upper surface of the n-type SiC epitaxial layer (6), and the SiO 2 passivation layer (2) is laminated on the SiO 2 dense insulating layer (3), characterized in that
  • (6) is a low-doped I layer formed by implanting vanadium ions with a doping concentration of 1 ⁇ 10 13 ⁇ 5xl0 14 cm
  • the present invention also provides a method for fabricating a layer I vanadium doped PIN type nuclear battery, to Less include the following steps:
  • the method for fabricating the PIN type nuclear battery of the present invention further comprises the following steps:
  • An isotope source layer is selectively plated on the upper surface of the p-type SiC epitaxial layer. Compared with the prior art, the invention has the following advantages:
  • the n-type SiC epitaxial layer that is, the low-doped I layer
  • vanadium ion implantation is performed on the epitaxial layer to carry out free carriers on the epitaxial layer level. Obtained by compensation, the carrier concentration of the I layer is extremely low, which increases the consumption.
  • the width of the area is increased, and the collection rate of electron-hole pairs is increased, thereby improving the open circuit voltage and energy conversion efficiency of the device.
  • the p-type SiC epitaxial layer is a thin layer with a thickness of 0.2 um to 0.5 um, the blocking effect of the epitaxial layer on the incident particles is effectively reduced, and the energy conversion efficiency can be effectively improved.
  • the present invention employs an n-type SiC substrate, the price is low, and the growth process of the epitaxial layer is mature, the operation is simple, and it is easy to implement.
  • FIG. 1 is a schematic cross-sectional view of a conventional p-i-n structure nuclear battery
  • FIG. 2 is a schematic cross-sectional view of a conventional Schottky junction structure nuclear battery
  • Figure 3 is a schematic view showing a sectional structure of a nuclear battery of the present invention.
  • FIG. 4 is a schematic view showing a process flow of a nuclear battery manufacturing process of the present invention.
  • the nuclear battery of the present invention comprises, from top to bottom, a radioisotope source layer 1, a Si0 2 passivation layer 2, a Si0 2 dense insulating layer 3, a p-type ohmic contact electrode 4, a p-type SiC epitaxial layer 5, and a low-doped n-type.
  • the radioactive isotope source layer 1 and the p-type ohmic contact electrode 4 are disposed on the upper surface of the p-type SiC epitaxial layer 5, and the side surfaces of the p-type SiC epitaxial layer 5 and the low-doped n-type SiC epitaxial layer 6 are formed with a step portion.
  • the SiO 2 dense insulating layer 3 extends from the upper surface of the p-type SiC epitaxial layer 5 to the upper surface of the low-doped n-type SiC epitaxial layer 6 via the step portion on the side, and the SiO 2 passivation layer 2 is laminated on the SiO 2 dense insulating layer 3
  • the PIN type nuclear battery of the present invention is constructed.
  • an n-type ohmic contact electrode 8 composed of a Ni/Cr/Au alloy having a thickness of 200 nm/50 nm/100 nm, respectively, is formed by vanadium ion implantation with a thickness of 3 um to 5 um.
  • a low doped n-type SiC epitaxial layer 6 is formed.
  • the low-doped n-type SiC epitaxial layer 6 is a p-type SiC epitaxial layer 5 having a thickness of 0.2 ⁇ m to 0.5 ⁇ m, and a step portion formed on the side surfaces of the low-doped n-type SiC epitaxial layer 6 and the p-type SiC epitaxial layer 5
  • the height is 0.2 um to 0.6 um, and a SiO 2 dense insulating layer 3 having a thickness of 10 nm to 20 nm is formed on the step portion, Si0 2
  • a SiO 2 passivation layer 2 having a thickness of 0.3 um to 0.5 um, and the left half of the upper surface of the p-type SiC epitaxial layer 5 is composed of a Ti/Al/Au alloy having a thickness of 50 nm/100 nm/100 nm, respectively.
  • the p-type ohmic contact electrode 4 and the right half are the radioactive isotope source layer 1.
  • the PIN type nuclear battery of the present invention is characterized in that the doping concentration of the p-type SiC epitaxial layer 5 is 1 ⁇ 10 19 ⁇ 5 ⁇ 10 19 cm" 3 , and the doping concentration of the n-type SiC substrate 7 is lx l0 18 ⁇ 7x l0 18 cm- 3 , the low-doped n-type SiC epitaxial layer (6) is a low-doped I layer formed by vanadium ion implantation, and has a doping concentration of I x l0 13 ⁇ 5 ⁇ 10 14 cm - 3 .
  • the invention adopts vanadium ion implantation of SiC, that is, the SiC material having semi-insulating properties can be obtained by compensating the free carriers on the shallow impurity level by the vanadium impurity level.
  • the highest concentration of vanadium impurities implanted into the n-type SiC epitaxial layer must be greater than the residual carrier concentration (doping concentration) in the initial n-type SiC epitaxial layer after nitrogen doping.
  • vanadium ions are sufficient to compensate for free carriers in the n-type SiC epitaxial layer to meet the requirements of the present invention.
  • the implantation energy of vanadium ions is preferably from 2000 KeV to 2500 KeV. If the implantation energy is less than 2000KeV, it is possible that the depth of the maximum implantation is shallow and does not achieve the desired effect; if the implantation energy is greater than 2500KeV, it may cause the injected ion energy to be higher, which will collide with the nucleus in the semiconductor, and the nucleus is obtained. An energy greater than its displacement energy leaves the lattice position, causing defects.
  • a further preferred range is from 2050 KeV to 2300 KeV, and a particularly preferred range is 2100.
  • the thickness of the low-doped n-type SiC epitaxial layer (6) is preferably 3 ⁇ m to 5 ⁇ m. If the thickness of the n-type SiC epitaxial layer (6) is less than 3 um, the electron-hole pairs generated by the irradiation cannot be completely collected. If it is larger than 5 um, the series resistance is large, which affects the battery performance, and further preferable.
  • the range is 3um ⁇ 4um, and the particularly preferred range is 3.2um ⁇ 3.7um.
  • the vanadium ion implantation dose is preferably 5x l0 13 ⁇ l xl0 15 cm_ 2 , if the implantation dose is less than the width of 5xl0 13 cm- 2, a depletion layer is larger than the mean particle range ⁇ , ⁇ such that the particle energy The exhaustive layer cannot be completely released. If the implant dose is greater than lx l0 15 cm- 2 , the lifetime and diffusion length of minority carriers will decrease drastically.
  • a further preferred range is l xl0 14 to lx l0 15 cm - 2 , and a particularly preferred range is 5 x 10 14 to l x 10 15 cm - 2 .
  • the thickness of the p-type SiC epitaxial layer (5) is preferably 0.2 um to 0.5 um.
  • the thickness of the p-type SiC epitaxial layer (5) is preferably 0.2 um to 0.5 um.
  • the epitaxial layer pair can be effectively reduced.
  • the blocking effect of incident particles effectively improves energy conversion efficiency.
  • the thickness of the p-type SiC epitaxial layer (5) is less than 0.2 um, it may be difficult to form a good ohmic contact, and if it is larger than 0.5 um, the quality of the epitaxial layer may be lowered, and a further preferable range is 0.2 um to 0.4 um, in particular A preferred range is 0.25 um to 0.3 um.
  • the thickness of the Si0 2 dense insulating layer (3) is preferably 10 nm to 20 nm. By setting the thickness of the SiO 2 dense insulating layer (3) to 10 nm to 20 nm, the surface leakage current of the device can be reduced, and the reliability and stability of the device can be improved. If the thickness of the Si0 2 dense insulating layer (3) is less than 10 nm, leakage current may be formed on the surface of the device, which may not work properly. If the thickness is greater than 20 nm, a longer oxidation time is required, which increases the manufacturing cost.
  • the thickness of the Si0 2 passivation layer (2) is preferably from 0.3 ⁇ m to 0.5 ⁇ m.
  • the thickness of the Si0 2 passivation layer (2) is preferably from 0.3 ⁇ m to 0.5 ⁇ m.
  • the thickness of the Si0 2 passivation layer (2) is preferably from 0.3 ⁇ m to 0.5 ⁇ m.
  • the thickness of the Si0 2 passivation layer (2) is preferably from 0.3um ⁇ 0.5um.
  • the surface of the device can be isolated from the external environment, which can effectively eliminate the influence of the external environment on the surface state and device performance of 4H-SiC.
  • the reliability and stability of the device play a good passivation effect.
  • the Si0 2 passivation layer (2) has a thickness of less than 0.3 um, the device performance may be affected by the external environment. If it is larger than 0.5 um, a longer growth time is required and the efficiency is lowered.
  • a further preferred range is from 0.3 um to 0.45 um, and a particularly preferred range is from 0.35 um
  • the method for fabricating a nuclear battery of the present invention is characterized in that an epitaxial growth of an initial n-type SiC epitaxial layer is performed on a highly doped n-type SiC substrate, and the doping of the I layer is reduced by implanting vanadium ions into the initial n-type SiC epitaxial layer.
  • the impurity concentration is obtained to obtain a low-doped n-type SiC epitaxial layer, and a highly doped p-type SiC epitaxial layer is epitaxially grown on the low-doped n-type SiC epitaxial layer.
  • the layers in the nuclear battery can be produced by a conventional method.
  • Fig. 4 is a flow chart showing the process of fabricating a nuclear battery of the present invention.
  • the manufacturing method of the present invention gives the following three embodiments. It is to be noted that the specific examples are merely illustrative of the production method of the present invention, and the specific conditions disclosed do not constitute any limitation to the present invention.
  • Step 1 Epitaxially grow an n-type epitaxial layer on a SiC highly doped n-type substrate, as shown in Figure 4a.
  • a highly doped n-type SiC substrate 7 with a doping concentration of lx l0 18 cm 3 is used.
  • an initial n-type epitaxial thickness of 4 ⁇ m and nitrogen ion doping is epitaxially grown on a highly doped n-type SiC substrate.
  • Layer having a doping concentration of lx l0 15 cm_ 3 epitaxial temperature of 1570 ° C, a pressure of lOOmbar, and the reaction gas is a silicon embankment embankment propionate, liquid nitrogen as the carrier gas is pure hydrogen, impurity source.
  • Step 2 vanadium ion implantation doping concentration is lx initial n-type SiC epitaxial layer l0 15 cm_ 3, as shown in 4b.
  • n-type SiC epitaxial layer 3 is a vanadium ion implantation, which is a vanadium ion implantation conditions: an ion implantation energy of 2200KeV, an implantation dose of 5xl0 13 cm "2;
  • Step 3 Epitaxially grow a highly doped p-type SiC epitaxial layer, as shown in Figure 4c.
  • Step 4 Photolithography forms the step, as shown in Figure 4d.
  • the step portion is formed by etching in an inductively coupled plasma method on the etched pattern, and the step etching depth is 0.6 um.
  • Step 5 A SiO 2 dense insulating layer is formed on the surface of the sample after the step etching, as shown in Fig. 4e.
  • the surface of the sample after the step etching was subjected to dry oxidation for two hours at a temperature of 1100 ⁇ 50 ° C to form a 10 nm SiO 2 dense insulating layer 3.
  • Step 6 Regenerate the long Si0 2 passivation layer on the Si0 2 dense insulating layer, as shown in Figure 4f.
  • a SiO2 layer having a thickness of 0.5 ⁇ m is deposited on the Si0 2 dense insulating layer 3 by a combination method.
  • the reaction gas is silicon germanium and oxygen, and the carrier gas is nitrogen.
  • Step 7 Apply glue on the Si0 2 passivation layer, photolithography to form a barrier layer, and etch open the window with HF acid, as shown in Figure 4g.
  • Step 8 Apply the glue on the front side of the stenciled sheet, etch the electrode pattern using a lithography plate with a p-type electrode, and deposit Ti/Al/Au with a thickness of 50 nm/100 nm/100 nm by magnetron sputtering, respectively.
  • the alloy is formed by ultrasonic stripping to form a p-type electrode contact pattern, and at the same time, a Ni/Cr/Au alloy is deposited on the back surface of the sample substrate by magnetron sputtering, and the thickness thereof is 200 nm/50 nm/100 nm, respectively, to form an n-type contact electrode, as shown in the figure. 4h.
  • Step 9 The entire sample was subjected to rapid thermal annealing for 3 minutes in a nitrogen atmosphere at a temperature of 1100 ⁇ 50 ° C to form p-type and n-type ohmic contact electrodes.
  • Step 10 Selectively plate the isotope source on the upper surface of the highly doped p-type SiC epitaxial layer, as shown in Fig. 4i, thereby completing the fabrication of the I-layer vanadium-doped PIN-type nuclear battery.
  • Step 1 Epitaxially growing an n-type epitaxial layer on a SiC highly doped n-type substrate, as shown in Figure 4a.
  • an initial n-type epitaxial thickness of 3 ⁇ m and nitrogen ion doping is epitaxially grown on a highly doped n-type SiC substrate.
  • the layer has a doping concentration of 5 ⁇ 10 15 cm 3 , an epitaxial temperature of 1570 ° C, a pressure of 100 mbar, a reaction gas of silicon germanium and propylene sulfide, a carrier gas of pure hydrogen, and a source of impurity nitrogen.
  • Step 2 Vanadium ion implantation is performed on the initial n-type SiC epitaxial layer having a doping concentration of 5 ⁇ 10 15 cm ⁇ 3 , as shown in FIG. 4 b .
  • n-type SiC epitaxial layer 3 is a vanadium ion implantation, which is a vanadium ion implantation conditions: an ion implantation energy of 2000 KeV, an implantation dose of ll 0 15 cm “2; (2.2) High-temperature thermal annealing of the n-type SiC epitaxial layer after ion implantation to redistribute the implanted ions and reduce the lattice damage, thereby obtaining a low-doped n-type SiC epitaxial layer with a doping concentration of 5 ⁇ 10 14 cm- 3 .
  • the conditions for the high temperature thermal annealing are as follows: the annealing temperature is 1550 ° C, and the annealing time is 40 minutes.
  • Step 3 Epitaxially growing a highly doped p-type SiC epitaxial layer, as shown in Figure 4c.
  • Step 4 Photolithography forms a step, as shown in Figure 4d.
  • the step portion is formed by etching in an inductively coupled plasma method on the etched pattern, and the step etching depth is 0.6 um.
  • Step 5 Form a SiO 2 dense insulating layer on the surface of the stencil after the step etching, as shown in Fig. 4e.
  • the surface of the sample subjected to the step etching was subjected to dry oxidation for two hours at a temperature of 1100 ⁇ 50 ° C to form a 20 nm SiO 2 dense insulating layer 3.
  • Step 6 Regenerate the long Si0 2 passivation layer on the Si0 2 dense insulating layer, as shown in Figure 4f.
  • a SiO 2 passivation layer with a thickness of 0.4 ⁇ m is deposited on the SiO 2 dense insulating layer 3 by a low-pressure hot-wall chemical vapor deposition method at a temperature of 600 ° C and a pressure of 80 Pa. Silicon germanium and oxygen, the carrier gas is nitrogen.
  • Step 7 Apply glue on the Si0 2 passivation layer, photolithography to form a barrier layer, and etch open the window with HF acid, as shown in Fig. 4g, to complete the fabrication of the I-vana doped PIN-type nuclear battery.
  • Step 8 Applying the glue on the front side of the opened window, using a photolithography plate with a p-type electrode, etching the electrode pattern, depositing a thickness of 50 nm/100 nm/100 nm Ti/Al/Au alloy by magnetron sputtering,
  • the p-type electrode contact pattern was formed by ultrasonic stripping, and an M/Cr/Au alloy was deposited on the back surface of the sample substrate by magnetron sputtering to a thickness of 200 nm / 50 nm / 100 nm, respectively, to form an n-type contact electrode, as shown in Fig. 4h.
  • Step 9 The entire sample was subjected to rapid thermal annealing for 3 minutes in a nitrogen atmosphere at a temperature of 1100 ⁇ 50 ° C to form p-type and n-type ohmic contact electrodes.
  • Step 10 Selective molecules on the upper surface of the highly doped p-type SiC epitaxial layer are plated with an isotope source, as shown in Fig. 4i, thereby completing the fabrication of a layer I vanadium doped PIN type nuclear battery.
  • Step A Epitaxially growing an n-type epitaxial layer on a SiC highly doped n-type substrate, as shown in Figure 4a.
  • a highly doped n-type SiC substrate 7 with a doping concentration of 7 ⁇ 10 18 cm 3 is used.
  • an initial n-type epitaxial layer with a thickness of 5 ⁇ m and nitrogen ions is epitaxially grown on the highly doped n-type SiC substrate.
  • a doping concentration of 2x l0 15 cm_ 3 epitaxial temperature of 1570 ° C, a pressure of lOOmbar, the reaction gases are silicon and propionyl embankment embankment, pure hydrogen as the carrier gas, dopant source is liquid nitrogen.
  • Step B Vanadium ion implantation is performed on the initial n-type SiC epitaxial layer having a doping concentration of 2 ⁇ 10 15 cm ⁇ 3 , as shown in FIG. 4 b .
  • (B1) on the doping concentration of 2x l0 15 cm_ initial n-type SiC epitaxial layer 3 is a vanadium ion implantation, which is a vanadium ion implantation conditions: an ion implantation energy of 2500KeV, an implantation dose of l l0 14 cm "2;
  • (B2) High-temperature thermal annealing of the n-type SiC epitaxial layer after ion implantation to redistribute the implanted ions and reduce lattice damage, thereby obtaining a low-doped n-type SiC epitaxial layer with a doping concentration of 5 ⁇ 10 13 cm- 3
  • the conditions for high temperature thermal annealing are: annealing temperature is 1650 ° C, annealing time is 20 minutes.
  • Step C Epitaxially growing a highly doped p-type SiC epitaxial layer, as shown in Figure 4c.
  • Step D Photolithography forms a step, as shown in Figure 4d.
  • a step portion is formed by etching in an inductively coupled plasma method on the etched pattern, and the step portion is etched to a depth of 0.5 um.
  • Step E A SiO 2 dense insulating layer is formed on the surface of the stencil after the step etching, as shown in Fig. 4e.
  • the surface of the sample after the step etching was subjected to dry oxidation for two hours at a temperature of 1100 ⁇ 50 ° C to form a 15 nm SiO 2 dense insulating layer 3.
  • Step F Regenerate a long Si0 2 passivation layer on the SiO 2 dense insulating layer, as shown in Figure 4f.
  • a SiO 2 passivation layer with a thickness of 0.3 ⁇ m is deposited on the SiO 2 dense insulating layer 3 by a low-pressure hot-wall chemical vapor deposition method at a temperature of 600 ° C and a pressure of 80 Pa. Silicon germanium and oxygen, the carrier gas is nitrogen.
  • Step G Applying a glue on the SiO 2 passivation layer, photolithographically forming a barrier layer, and etching the window with HF acid, as shown in Fig. 4g.
  • (G3) was etched with a buffered HF acid having a concentration of 5% for 10 seconds to open a window in the Si0 2 passivation layer, and the windowed region was used as an effective region of the nuclear battery.
  • Step H Applying the glue on the front side of the windowed sample, using a plate with a p-type electrode, etching the electrode pattern, depositing a thickness of 50 nm/100 nm/100 nm Ti/Al/Au alloy by magnetron sputtering,
  • the p-type electrode contact pattern was formed by ultrasonic stripping, and an M/Cr/Au alloy was deposited on the back surface of the sample substrate by magnetron sputtering to a thickness of 200 nm / 50 nm / 100 nm, respectively, to form an n-type contact electrode, as shown in Fig. 4h.
  • Step I Rapid heating of the entire sample in a nitrogen atmosphere at a temperature of 1100 ⁇ 50 °C Annealing for 3 minutes simultaneously forms p-type and n-type ohmic contact electrodes.
  • Step J Selectively electrolessly plate the isotope source on the upper surface of the highly doped p-type SiC epitaxial layer, as shown in Fig. 4i, thereby completing the fabrication of the I-layer vanadium doped PIN type nuclear battery.
  • the energy and dose of vanadium ion implantation can be determined according to the actual carrier concentration required.
  • the above PIN type nuclear battery of the present invention has the advantages of high electron-hole pair collection rate, open circuit voltage of the device, and high energy conversion efficiency, and can be used as an on-chip power supply for a micro system, a power source for a pacemaker, and a standby power source for a mobile phone.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Ceramic Engineering (AREA)
  • Manufacturing & Machinery (AREA)
  • Chemical & Material Sciences (AREA)
  • Crystallography & Structural Chemistry (AREA)
  • General Engineering & Computer Science (AREA)
  • High Energy & Nuclear Physics (AREA)
  • Electrodes Of Semiconductors (AREA)

Abstract

一种I层钒掺杂的PIN型核电池,自上而下包括放射性同位素源层(1)、p型欧姆接触电极(4)、SiO2钝化层(2)、SiO2致密绝缘层(3)、p型SiC外延层(5)、n型SiC外延层(6)、n型SiC衬底(7)和n型欧姆接触电极(8)。p型SiC外延层(5)掺杂浓度为1X1019〜5X1019cm—3,n型SiC衬底(7)的掺杂浓度为1X1018〜7X1018cm—3;该n型SiC外延层(6)是通过注入钒离子而形成的低掺杂I层,其掺杂浓度为1X1013〜5X1014cm—3。还提供了一种I层钒掺杂的PIN型核电池制作方法。本发明解决了现有的碳化硅PIN型核电池I层掺杂浓度高的问题。

Description

I层钒掺杂的 PIN型核电池及其制作方法
技术领域
本发明属于微电子领域,尤其涉及一种 I层钒掺杂的 PIN型核电池及 其制作方法, 所述 PIN型核电池可用于将同位素放射的核能直接转换为 电能。
背景技术
1953 年由 Rappaport研究发现, 利用同位素衰变所产生的贝他 — Particle)粒子能在半导体内产生电子空穴对, 此现象则被称为 β-Voltaic Effect。 之后不久, Elgin-Kidde在 1957年首先将 β-Voltaic Effect用在电 源供应方面, 成功实验制造出第一个同位素微电池 β-Voltaic Battery。 从 1989年以来, GaN、 GaP、 AlGaAs、多晶硅等材料相继被利用作为 β- Voltaic 电池的材料。随着宽禁带半导体材料 SiC的制备和工艺技术的进步, 2006 年开始, 国内外上相继出现了基于 SiC的同位素微电池的相关报道。
专利文献 1中公开了由张林, 郭辉等人提出的基于 SiC的肖特基结式 核电池, 如图 2所示, 该肖特基结式核电池自上而下依次包括键合层 1、 肖特基接触层 13、 Si02钝化层 4、 n型低掺杂 SiC外延层 5、 n型高掺杂 SiC衬底 6、 欧姆接触电极 7。 该肖特基结核电池中的肖特基接触层覆盖 整个电池区域,入射粒子到达器件表面后,都会受到肖特基接触层的阻挡, 只有部分粒子能进入器件内部,而进入耗尽区的粒子才会对电池的输出功 率有贡献, 因此, 这种结构的核电池入射粒子能量损失大, 能量转换效率 较低。
非专利文献 2 中介绍了由美国纽约 Cornell 大学的 M.V.S. Chandrashekhar, C.I. Tomas,Hui Li,M.G. Spencer and Amit Lai等人提出了碳 化硅 p-i-n结式核电池, 如图 1所示, 该 p-i-n结式核电池自上而下依次包 括放射性同位素源 3、 p型欧姆接触层 12、 p型高掺杂 SiC层 9、 p型 SiC 层 11、 本征 I层 10、 n高掺杂 SiC衬底 6、 欧姆接触电极 7。 在这种结构 中, 衬底为 p型高掺杂衬底, 在上面生长外延层的工艺不成熟, 易引入表 面缺陷, 器件漏电流增大, 能量转换率较低, 同时 p型低掺杂 SiC层是 通过非故意掺杂外延生长形成的,掺杂浓度偏高,得到的耗尽区宽度偏小, 产生的载流子不能被全部收集, 器件开路电压变小, 能量转换效率降低。
另外, 已知通过钒、 铁等掺杂离子对 SiC材料中的自由载流子进行补 偿, 可以得到具有半绝缘特性的 SiC材料, 但这项技术目前还没有在核 电池的领域得到应用。
现有技术文献
专利文献 1: 中国专利 CN 101325093A
非专利文献 2: "Demonstration of a 4H SiC betavoltaic cell", APPLIED PHYSICS LETTERS, 88, 033506, 2006
发明内容
本发明的目的在于避免上述现有技术的不足,提出一种 I层钒掺杂的 PIN型核电池及其制作方法,以减少 I层的载流子浓度,增大耗尽区宽度, 提高产生的电子空穴对的收集率,进而提高器件的开路电压和能量转换效 率。
为实现上述目的,本发明提供一种 I层钒掺杂的 PIN型核电池,其自 上而下地包括放射性同位素源层(1)、 p型欧姆接触电极(4)、 Si02钝化 层(2)、 Si02致密绝缘层(3)、 p型 SiC外延层(5)、 n型 SiC外延层(6)、 n型 SiC衬底(7)和 n型欧姆接触电极(8), 所述放射性同位素源层(1) 和所述 p型欧姆接触电极 (4) 设置在所述 p型 SiC外延层 (5) 的上表 面, 所述 Si02致密绝缘层(3)经由侧面的台阶部从所述 p型 SiC外延层
(5) 的上表面延伸至所述 n型 SiC外延层 (6) 的上表面, 所述 Si02钝 化层 (2) 层叠在所述 Si02致密绝缘层 (3) 上, 其特征在于,
所述 p型 SiC外延层(5)的掺杂浓度为 Ixl019〜5xl019cm— 3; 所述 n 型 SiC衬底 (7)的掺杂浓度为 lxl018〜7xl018cm—3 ; 所述 n型 SiC外延层
(6) 是通过注入钒离子而形成的低掺杂 I层, 其掺杂浓度为 1χ1013〜 5xl014cm
另外,本发明还提供一种 I层钒掺杂的 PIN型核电池的制作方法,至 少包括如下步骤:
(1) 在掺杂浓度为 Ixl018〜7xl018cm_3的 n型 SiC衬底上, 外延生 长掺杂浓度为 Ixl015〜5xl015 cm- 3的初始 n型 SiC外延层;
(2) 在所述初始 n 型 SiC 外延层上进行钒离子注入, 然后在 1450°C~1650°C的高温下热退火 20~40 分钟, 得到掺杂浓度为 1χ1013〜 5xl014 cm— 3的 n型 SiC外延层即低掺杂 I层;
(3) 在所述 n型 SiC外延层上外延生长掺杂浓度为 1χ1019〜5χ1019 cm— 3的 ρ型 SiC外延层;
本发明的 PIN型核电池的制作方法优选进一步包括如下步骤:
(4) 在所述 p型 SiC外延层和所述 n型 SiC外延层的侧面刻蚀出高 为 0.2um~0.6um的台阶部;
(5) 从所述 p型 SiC外延层的上表面开始经由所述台阶部延伸至所 述 n型 SiC外延层 (6) 的上表面地形成 Si02致密氧化层;
(6) 在所述 Si02致密氧化层上淀积 Si02钝化层;
(7) 在所述 Si02钝化层上涂胶, 光刻制作阻挡层, 并用 HF酸腐蚀
(8)在开窗后得到的样片正面涂胶,使用含 p型电极形状的光刻版光 刻产生电极金属区, 然后通过磁控溅射淀积 Ti/Al/Au合金, 再进行剥离, 在所述 p型 SiC外延层的上表面形成 p型电极图形;
(9) 在所述样片的背面通过磁控溅射淀积 Ni/Cr/Au合金, 在所述 n 型 SiC衬底的下表面形成 n型接触电极;
(10) 将整个样片在氮气气氛中快速热退火, 同时形成 p型和 n型欧 姆接触电极;
(11) 在所述 p型 SiC外延层的上表面上选择性地镀上同位素源层。 本发明与现有技术相比具有如下优点:
根据本发明制作的 PIN核电池, 由于 n型 SiC外延层即低掺杂 I层是 采用掺氮外延生长、然后对该外延层再进行钒离子注入对外延层能级上的 自由载流子进行补偿而得到的, 故 I层的载流子掺杂浓度极低, 增大了耗 尽区宽度,提高了产生电子空穴对的收集率,进而提高了器件的开路电压 和能量转换效率。 同时, 由于 p型 SiC外延层为厚 0.2um~0.5um的薄层, 有效降低了外延层对入射粒子的阻挡作用, 能有效地提高能量转换效率。 此外, 由于本发明采用了 n型 SiC衬底, 故价格便宜, 且外延层的生长 工艺成熟, 操作简单, 易于实现。
附图说明
图 1是现有的 p-i-n结构核电池的截面示意图;
图 2是现有的肖特基结结构核电池的截面示意图;
图 3是本发明的核电池的剖面结构的示意图;
图 4是本发明的核电池制作工艺流程的示意图。
具体实施方式
下面, 参照图 3对本发明的核电池的一个例子进行说明。
本发明的核电池自上而下地包括: 放射性同位素源层 1、 Si02钝化层 2、 Si02致密绝缘层 3、 p型欧姆接触电极 4、 p型 SiC外延层 5、 低掺杂 n型 SiC外延层 6、 n型 SiC衬底 7和 n型欧姆接触电极 8。 其中, 放射 性同位素源层 1和 p型欧姆接触电极 4一同设置在 p型 SiC外延层 5的 上表面, p型 SiC外延层 5和低掺杂 n型 SiC外延层 6的侧面形成有台 阶部, Si02致密绝缘层 3经由侧面的台阶部从 p型 SiC外延层 5的上表 面延伸至低掺杂 n型 SiC外延层 6的上表面, Si02钝化层 2层叠在 Si02 致密绝缘层 3上, 构成本发明的 PIN 型核电池。
其中, n型 SiC衬底 7的下方是由厚度分别为 200nm/50nm/100nm 的 Ni/Cr/Au合金组成的 n型欧姆接触电极 8, 其上方是厚度为 3um~5um的 通过钒离子注入而形成的低掺杂 n型 SiC外延层 6。低掺杂 n型 SiC外延 层 6的上方为厚度为 0.2um~0.5um的 p型 SiC外延层 5, 在低掺杂 n型 SiC外延层 6和 p型 SiC外延层 5的侧面形成的台阶部的高度为 0.2um〜 0.6um, 台阶部上形成有厚度为 10nm~20nm的 Si02致密绝缘层 3, Si02 致密绝缘层 3上面是厚度为 0.3um~0.5um的 Si02钝化层 2, p型 SiC外延 层 5上表面的左半边是由厚度分别为 50nm/100nm/100nm的 Ti/Al/Au合 金组成的 p型欧姆接触电极 4, 右半边是放射性同位素源层 1。
本发明的 PIN型核电池的特征在于, p型 SiC外延层 5的掺杂浓度为 1 χ1019〜5χ 1019 cm"3 , n型 SiC衬底 7的掺杂浓度为 l x l018〜7x l018cm-3, 低掺杂 n型 SiC外延层 (6 ) 是通过钒离子注入而形成的低掺杂 I层, 其 掺杂浓度为 I x l013〜5x l014cm- 3
本发明采用钒离子注入 SiC, 即通过钒杂质能级对浅杂质能级上自由 载流子的补偿, 可以得到具有半绝缘特性的 SiC材料。 其中, 向 n型 SiC 外延层中注入的钒杂质的最高浓度必须大于掺氮后的初始 n型 SiC外延 层中的剩余载流子浓度 (掺杂浓度)。 这样, 钒离子才足够补偿 n型 SiC 外延层中的自由载流子, 达到本发明的要求。
钒离子的注入能量优选为 2000KeV~2500KeV。 如果注入能量小于 2000KeV, 则有可能最大注入的深度比较浅, 达不到预期效果; 如果注入 能量大于 2500KeV, 则有可能造成注入的离子能量较高, 会在半导体中 与原子核撞击,原子核在获得大于其位移能的能量后离开晶格位置,造成 缺陷。进一步优选的范围是 2050KeV~2300KeV, 特别优选的范围是 2100
Figure imgf000007_0001
另外, 低掺杂 n型 SiC外延层 (6 ) 的厚度优选为 3um~5um。 如果 n 型 SiC外延层 (6) 的厚度低于 3um, 则会使辐照产生的电子空穴对无法 被完全收集, 如果大于 5um, 则会使串联电阻很大, 影响电池性能, 进 一步优选的范围是 3um~4um, 特别优选的范围是 3.2um~3.7um。
考虑到上述因素, 钒离子的注入剂量优选为 5x l013〜l xl015cm_2, 如 果注入剂量小于 5xl013cm— 2, 则耗尽层的宽度大于 β粒子的平均射程, 使 得 β粒子能量在耗尽层中不能完全释放, 如果注入剂量大于 l x l015cm- 2, 则少数载流子的寿命和扩散长度将急剧减少。 进一步优选的范围是 l xl014〜l x l015cm—2, 特别优选的范围是 5xl014〜l x l015cm—2
此外, p型 SiC外延层 (5 ) 的厚度优选为 0.2um~0.5um。 通过将 p 型 SiC外延层 (5 ) 的厚度设定为 0.2um~0.5um, 可以有效降低外延层对 入射粒子的阻挡作用, 有效提高能量转换效率。如果 p型 SiC外延层(5 ) 厚度低于 0.2um, 则有可能难以形成良好的欧姆接触, 如果大于 0.5um, 则有可能降低外延层质量, 进一步优选的范围是 0.2um~0.4um, 特别优选 的范围是 0.25um~0.3um。
Si02致密绝缘层 (3 ) 的厚度优选为 10nm~20nm。 通过将 Si02致密 绝缘层(3 ) 的厚度设定为 10nm~20nm, 可以降低器件的表面漏电流, 提 高器件的可靠性和稳定性。 如果 Si02致密绝缘层 (3 ) 厚度低于 10nm, 则可能使器件表面形成漏电流, 无法正常工作, 如果厚度大于 20nm, 则 需要较长的氧化时间, 增加制作成本。
Si02钝化层(2)的厚度优选为 0.3um~0.5um。通过将 Si02钝化层(2 ) 厚度设定为 0.3um~0.5um, 可以将器件表面与外界环境隔离, 很好地消除 了外界环境对 4H-SiC的表面状态和器件性能的影响, 提高了器件的可靠 性和稳定性, 起到了较好的钝化效果。 如果 Si02钝化层 (2 ) 厚度低于 0.3um, 则可能使得器件性能受到外界环境影响, 如果大于 0.5um, 则需 要较长的生长时间, 降低效率。 进一步优选的范围是 0.3um~0.45um, 特 别优选的范围是 0.35um~0.4um。
本发明的核电池的制作方法的特征在于,在高掺杂 n型 SiC衬底上外 延生长初始 n型 SiC外延层, 通过向初始 n型 SiC外延层中注入钒离子 而降低了 I层的掺杂浓度, 得到低掺杂 n型 SiC外延层, 并在该低掺杂 n 型 SiC外延层上外延生长高掺杂 p型 SiC外延层。 除此以外, 核电池中 的各层可以通过常规的方法制作得到。图 4是本发明的核电池制作工艺流 程示意图。
参照图 4, 本发明的制作方法给出如下三个实施例。 需要说明的是, 本实施例只是为了说明本发明的制作方法而做出的具体例示,其中公开的 具体条件不对本发明构成任何限制。
实施例 1
第 1步:在 SiC高掺杂 n型衬底上外延生长 n型外延层, 如图 4a。 选用掺杂浓度为 l x l018cm_3的高掺杂 n型 SiC衬底 7, 清洗后, 在高 掺杂 n型 SiC衬底上外延生长厚度为 4um、 氮离子掺杂的初始 n型外延 层, 其掺杂浓度为 l x l015cm_3, 外延温度为 1570°C, 压强为 lOOmbar, 反 应气体是硅垸和丙垸, 载气为纯氢气, 杂质源为液态氮气。
第 2步: 对掺杂浓度为 l x l015cm_3的初始 n型 SiC外延层进行钒离子 注入, 如图 4b。
(2.1 ) 对掺杂浓度为 l x l015cm_3的初始 n型 SiC外延层进行钒离子注 入, 其钒离子注入条件为: 离子注入的能量为 2200KeV, 注入剂量为 5xl013cm"2;
(2.2 ) 对离子注入后的 n型 SiC外延层进行高温热退火, 使注入离子 重新分布, 降低晶格损伤,进而得到掺杂浓度为 l xl013cm- 3的低掺杂 n型 SiC 外延层, 其高温热退火的条件为: 退火温度为 1450°C, 退火时间为 30分钟。
第 3步: 外延生长高掺杂 p型 SiC外延层, 如图 4c。
在所述低掺杂 n型 SiC外延层上外延生长厚度为 0.5um、铝离子掺杂 的 p型 SiC外延层, 其掺杂浓度为 5xl019cm_3, 外延温度为 1570°C, 压力 为 lOOmbar,反应气体为硅垸和丙垸,载气为纯氢气,杂质源为三甲基铝。
第 4步: 光刻形成台阶部, 如图 4d。
(4.1 )将 p型 SiC外延层生长好的样片采用 RCA清洗标准进行清洗;
(4.2 ) 样片清洗完后, 在掺杂浓度为 5xl019cm- 3的高掺杂 p型 SiC 外延层上, 用磁控溅射铝膜作为刻蚀掩膜层, 使用光刻版进行光刻, 形成 刻蚀所需要的图案;
(4.3 ) 在刻蚀的图案上用电感耦合等离子体方法刻蚀形成台阶部, 台阶部刻蚀深度为 0.6um。
第 5步:在进行了台阶部刻蚀后的样片表面上形成 Si02致密绝缘层, 如图 4e。
在 1100± 50°C温度下,对进行了台阶部刻蚀后的样片表面进行两小时 的干氧氧化, 形成 10nm的 Si02致密绝缘层 3。
第 6步: 在 Si02致密绝缘层上再生长 Si02 钝化层, 如图 4f。
在温度为 600°C、 压强为 80Pa的条件下, 通过低压热壁化学气相淀 积法在 Si02致密绝缘层 3上淀积一层厚度为 0.5um的 SiO^ 化层, 其反 应气体为硅垸和氧气, 载气为氮气。
第 7步:在 Si02钝化层上涂胶,光刻制作阻挡层,用 HF酸腐蚀开窗, 如图 4g。
(7.1 ) 在 Si02钝化层上旋涂光刻胶;
(7.2 ) 在光刻胶上利用光刻版光刻制作阻挡层;
(7.3 )用浓度为 5%的缓冲 HF酸腐蚀 10秒,在 Si02 钝化层中开窗, 开窗的区域作为核电池的有效区域。
第 8步: 在开窗完的样片正面涂胶, 使用带 p型电极的光刻板, 光刻 出电极图形, 通过磁控溅射淀积厚度分别为 50nm/100nm/100nm 的 Ti/Al/Au合金,通过超声波剥离形成 p型电极接触图形, 同时通过磁控溅 射在样片衬底背面淀积 Ni/Cr/Au 合金 , 其厚度分别为 200nm/50nm/100nm, 形成 n型接触电极, 如图 4h。
第 9步:在 1100± 50°C温度下的氮气气氛中,对整个样片进行快速热 退火 3分钟, 同时形成 p型和 n型欧姆接触电极。
第 10步: 在高掺杂 p型 SiC外延层的上表面上选择性地电镀上同位 素源, 如图 4i, 从而完成 I层钒掺杂的 PIN型核电池的制作。
实施例 2
步骤一: 在 SiC高掺杂 n型衬底上外延生长 n型外延层, 如图 4a。 选用掺杂浓度为 5 x l018cm_3的高掺杂 n型 SiC衬底 7, 清洗后, 在高 掺杂 n型 SiC衬底上外延生长厚度为 3um、 氮离子掺杂的初始 n型外延 层, 其掺杂浓度为 5x l015cm_3, 外延温度为 1570°C, 压强为 lOOmbar, 反 应气体是硅垸和丙垸, 载气为纯氢气, 杂质源为液态氮气。
步骤二: 对掺杂浓度为 5x l015cm_3的初始 n型 SiC外延层进行钒离子 注入, 如图 4b。
(2.1 ) 对掺杂浓度为 5x l015cm_3的初始 n型 SiC外延层进行钒离子注 入, 其钒离子注入条件为: 离子注入的能量为 2000KeV, 注入剂量为 l l 015cm"2; (2.2 ) 对离子注入后的 n型 SiC外延层进行高温热退火, 使注入离子 重新分布, 降低晶格损伤,进而得到掺杂浓度为 5xl014cm- 3的低掺杂 n型 SiC 外延层, 其高温热退火的条件为: 退火温度为 1550°C, 退火时间为 40分钟。
步骤三: 外延生长高掺杂 p型 SiC外延层, 如图 4c。
在所述低掺杂外延层上外延生长厚度为 0.4um、 铝离子掺杂的 p型 SiC 外延层,其掺杂浓度为 l xl019cm_3,外延温度为 1570 °C,压力为 lOOmbar, 反应气体为硅垸和丙垸, 载气为纯氢气, 杂质源为三甲基铝。
步骤四: 光刻形成台阶部, 如图 4d。
(4.1 )将 p型 SiC外延层生长好的样片采用 RCA清洗标准进行清洗;
(4.2 ) 样片清洗完后, 在掺杂浓度为 l xl019cm- 3的高掺杂 p型 SiC 外延层上, 用磁控溅射铝膜作为刻蚀掩膜层, 使用光刻版进行光刻, 形成 刻蚀所需要的图案;
(4.3 ) 在刻蚀的图案上用电感耦合等离子体方法刻蚀形成台阶部, 台阶部刻蚀深度为 0.6um。
步骤五:在进行了台阶部刻蚀后的样片表面上形成 Si02致密绝缘层, 如图 4e。
在 1100± 50°C温度下,对进行了台阶部刻蚀后的样片表面进行两小时 的干氧氧化, 形成 20nm的 Si02致密绝缘层 3。
步骤六: 在 Si02致密绝缘层上再生长 Si02 钝化层, 如图 4f。
在温度为 600°C、 压强为 80Pa的条件下, 通过低压热壁化学气相淀 积法在 Si02致密绝缘层 3上淀积一层厚度为 0.4um的 Si02钝化层, 其反 应气体为硅垸和氧气, 载气为氮气。
步骤七:在 Si02钝化层上涂胶,光刻制作阻挡层,用 HF酸腐蚀开窗, 如图 4g, 完成 I层钒掺杂的 PIN型核电池的制作。
(7.1 ) 在 Si02钝化层上旋涂光刻胶;
(7.2 ) 在光刻胶上利用光刻版光刻制作阻挡层;
(7.3 )用浓度为 5%的缓冲 HF酸腐蚀 10秒,在 Si02 钝化层中开窗, 开窗的区域作为核电池的有效区域。
步骤八: 在开窗完的样片正面涂胶, 使用带 p型电极的光刻板, 光刻 出电极图形, 通过磁控溅射淀积厚度分别为 50nm/100nm/100nmTi/Al/Au 合金,通过超声波剥离形成 p型电极接触图形, 同时通过磁控溅射在样片 衬底背面淀积 M/Cr/Au合金, 其厚度分别为 200nm/50nm/100nm, 形成 n 型接触电极, 如图 4h。
步骤九:在 1100± 50°C温度下的氮气气氛中,对整个样片进行快速热 退火 3分钟, 同时形成 p型和 n型欧姆接触电极。
步骤十: 在高掺杂 p型 SiC外延层的上表面上选择性的分子镀上同 位素源, 如图 4i, 从而完成 I层钒掺杂的 PIN型核电池的制作。
实施例 3
步骤 A: 在 SiC高掺杂 n型衬底上外延生长 n型外延层, 如图 4a。 选用掺杂浓度为 7x l018cm_3的高掺杂 n型 SiC衬底 7, 清洗后, 在高 掺杂 n型 SiC衬底上外延生长厚度为 5um、 氮离子掺杂的初始 n型外延 层, 其掺杂浓度为 2x l015cm_3, 外延温度为 1570°C, 压强为 lOOmbar, 反 应气体是硅垸和丙垸, 载气为纯氢气, 杂质源为液态氮气。
步骤 B: 对掺杂浓度为 2x l015cm_3的初始 n型 SiC外延层进行钒离子 注入, 如图 4b。
(B1 ) 对掺杂浓度为 2x l015cm_3的初始 n型 SiC外延层进行钒离子注 入, 其钒离子注入条件为: 离子注入的能量为 2500KeV, 注入剂量为 l l014cm"2 ;
(B2 ) 对离子注入后的 n型 SiC外延层进行高温热退火, 使注入离子 重新分布, 降低晶格损伤,进而得到掺杂浓度为 5x l013cm- 3的低掺杂 n型 SiC 外延层, 其高温热退火的条件为: 退火温度为 1650°C, 退火时间为 20分钟。
步骤 C: 外延生长高掺杂 p型 SiC外延层, 如图 4c。
在所述低掺杂外延层上外延生长厚度为 0.2um、 铝离子掺杂的 p型 SiC 外延层,其掺杂浓度为 2x l019cm_3,外延温度为 1570 °C,压力为 lOOmbar, 反应气体为硅垸和丙垸, 载气为纯氢气, 杂质源为三甲基铝。 步骤 D: 光刻形成台阶部, 如图 4d。
(D1 )将 p型 SiC外延层生长好的样片采用 RCA清洗标准进行清洗; (D2 ) 样片清洗完后, 在掺杂浓度为 2xl019cm- 3的高掺杂 p型 SiC 外延层上, 用磁控溅射铝膜作为刻蚀掩膜层, 使用光刻版进行光刻, 形成 刻蚀所需要的图案;
(D3 ) 在刻蚀的图案上用电感耦合等离子体方法刻蚀形成台阶部, 台阶部刻蚀深度为 0.5um。
步骤 E: 在进行了台阶部刻蚀后的样片表面上形成 Si02致密绝缘层, 如图 4e。
在 1100± 50°C温度下,对进行了台阶部刻蚀后的样片表面进行两小时 的干氧氧化, 形成 15nm的 Si02致密绝缘层 3。
步骤 F: 在 Si02致密绝缘层上再生长 Si02 钝化层, 如图 4f。
在温度为 600°C、 压强为 80Pa的条件下, 通过低压热壁化学气相淀 积法在 Si02致密绝缘层 3上淀积一层厚度为 0.3um的 Si02钝化层, 其反 应气体为硅垸和氧气, 载气为氮气。
步骤 G:在 Si02钝化层上涂胶,光刻制作阻挡层,用 HF酸腐蚀开窗, 如图 4g。
(GO 在 Si02钝化层上旋涂光刻胶;
(G2 ) 在光刻胶上利用光刻版光刻制作阻挡层;
(G3 )用浓度为 5%的缓冲 HF酸腐蚀 10秒,在 Si02 钝化层中开窗, 开窗的区域作为核电池的有效区域。
步骤 H: 在开窗完的样片正面涂胶, 使用带 p型电极的光刻板, 光刻 出电极图形, 通过磁控溅射淀积厚度分别为 50nm/100nm/100nmTi/Al/Au 合金,通过超声波剥离形成 p型电极接触图形, 同时通过磁控溅射在样片 衬底背面淀积 M/Cr/Au合金, 其厚度分别为 200nm/50nm/100nm, 形成 n 型接触电极, 如图 4h。
步骤 I: 在 1100± 50°C温度下的氮气气氛中, 对整个样片进行快速热 退火 3分钟, 同时形成 p型和 n型欧姆接触电极。
步骤 J: 在高掺杂 p型 SiC外延层的上表面上选择性的化学镀上同位 素源, 如图 4i, 从而完成 I层钒掺杂的 PIN型核电池的制作。
上述实施例不构成对本发明的任何限制,特别是钒离子注入的能量和 剂量, 可以根据实际需要的载流子浓度来确定。
本发明的上述 PIN型核电池具有电子空穴对收集率、 器件的开路电 压和能量转换效率高的优点,可作为微系统的片上电源、心脏起搏器的电 源和手机备用电源使用。

Claims

权 利 要 求
1. 一种 I层钒掺杂的 PIN型核电池, 自上而下地包括放射性同位素 源层(1 )、 p型欧姆接触电极(4)、 Si02钝化层(2)、 Si02致密绝缘层(3 )、 p型 SiC外延层 (5 )、 n型 SiC外延层 (6)、 n型 SiC衬底 (7 ) 和 n型欧 姆接触电极 (8 ), 所述放射性同位素源层 (1 ) 和所述 p型欧姆接触电极
(4) 设置在所述 p型 SiC外延层 (5 ) 的上表面, 所述 Si02致密绝缘层 (3 ) 经由侧面的台阶部从所述 p型 SiC外延层 (5 ) 的上表面延伸至所 述 n型 SiC外延层(6)的上表面, 所述 Si02钝化层(2)层叠在所述 Si02 致密绝缘层 (3 ) 上, 其特征在于,
所述 p型 SiC外延层(5 )的掺杂浓度为 Ixl019〜5xl019 cm-3; 所述 n 型 SiC衬底(7)的掺杂浓度为 Ixl018〜7xl018cm-3; 所述 n型 SiC外延层 (6) 是通过注入钒离子而形成的低掺杂 I 层, 其掺杂浓度为 1χ1013〜 5xl014cm
2. 根据权利要求 1所述的 I层钒掺杂的 PIN型核电池, 其特征在于, 所述钒离子的注入能量为 2000KeV~2500KeV、注入剂量为 5xl013〜lxl015 cm
3. 根据权利要求 1或 2所述的 I层钒掺杂的 PIN型核电池, 其特征 在于, 所述 n型 SiC外延层 (6) 的厚度为 3um~5um。
4. 根据权利要求 1〜3中任一项所述的 I层钒掺杂的 PIN型核电池, 其特征在于, 所述 p型 SiC外延层 (5 ) 的厚度为 0.2um~0.5um。
5. 根据权利要求 1〜4中任一项所述的 I层钒掺杂的 PIN型核电池, 其特征在于, 所述 Si02致密绝缘层 (3 ) 的厚度为 10nm~20nm。
6. 根据权利要求 1〜5中任一项所述的 I层钒掺杂的 PIN型核电池, 其特征在于, 所述 Si02钝化层 (2) 的厚度为 0.3um~0.5um。
7. 一种 I层钒掺杂的 PIN型核电池的制作方法, 其特征在于, 至少 包括如下步骤:
( 1 ) 在掺杂浓度为 Ixl018〜7xl018cm- 3的 n型 SiC衬底上, 外延生 长掺杂浓度为 Ixl015〜5xl015 cm- 3的初始 n型 SiC外延层;
( 2 ) 在所述初始 n 型 SiC 外延层上进行钒离子注入, 然后在 1450°C~1650°C的高温下热退火 20~40 分钟, 得到掺杂浓度为 1χ1013〜 5xl014 cm- 3的 n型 SiC外延层即低掺杂 I层;
(3 ) 在所述 n型 SiC外延层上外延生长掺杂浓度为 1χ1019〜5χ1019 cm- 3的 p型 SiC外延层。
8. 根据权利要求 7所述的 I层钒掺杂的 PIN型核电池的制作方法, 其特征在于, 进一步包括如下步骤:
(4) 在所述 p型 SiC外延层和所述 n型 SiC外延层的侧面刻蚀出高 为 0.2um~0.6um的台阶部;
(5 ) 从所述 p型 SiC外延层的上表面开始经由所述台阶部延伸至所 述 n型 SiC外延层 (6) 的上表面地形成 Si02致密氧化层;
(6) 在所述 Si02致密氧化层上淀积 SiO^ 化层;
(7 ) 在所述 8102钝化层上涂胶, 光刻制作阻挡层, 并用 HF酸腐蚀
(8)在开窗后得到的样片正面涂胶,使用含 p型电极形状的光刻版光 刻产生电极金属区, 然后通过磁控溅射淀积 Ti/Al/Au合金, 再进行剥离, 在所述 p型 SiC外延层的上表面形成 p型电极图形;
(9) 在所述样片的背面通过磁控溅射淀积 Ni/Cr/Au合金, 在所述 n 型 SiC衬底的下表面形成 n型接触电极;
( 10) 将整个样片在氮气气氛中快速热退火, 同时形成 p型和 n型欧 姆接触电极;
( 11 ) 在所述 p型 SiC外延层的上表面上选择性地镀上同位素源层。
9. 根据权利要求 7或 8所述的 I层钒掺杂的 PIN型核电池的制作方 法, 其特征在于, 所述钒离子的注入能量为 2000KeV〜2500KeV, 注入 剂量为 5xl013〜lxl015 cm—3
10. 根据权利要求 7〜9中任一项所述的 I层钒掺杂的 PIN型核电池 的制作方法, 其特征在于, 向所述 n型 SiC外延层中注入钒离子的最高 浓度大于所述初始 n型 SiC外延层的掺杂浓度。
11. 根据权利要求 7〜10中任一项所述的 I层钒掺杂的 PIN型核电池 的制作方法, 其特征在于, 所述 n型 SiC外延层的厚度为 3um~5um。
12. 根据权利要求 7〜11中任一项所述的 I层钒掺杂的 PIN型核电池 的制作方法, 其特征在于, 所述 p型 SiC外延层的厚度为 0.2um~0.5um。
13. 根据权利要求 8〜12中任一项所述的 I层钒掺杂的 PIN型核电池 的制作方法, 其特征在于, 所述 Si02致密绝缘层的厚度为 10nm~20nm。
14. 根据权利要求 8〜13中任一项所述的 I层钒掺杂的 PIN型核电池 的制作方法, 其特征在于, 所述 SiO^ 化层的厚度为 0.3um~0.5um。
15.根据权利要求 8〜14中任一项所述的 I层钒掺杂的 PIN型核电池 的制作方法, 其特征在于, 在所述步骤 (8) 中, 所述 Ti/Al/Au合金的淀 积厚度分别为 50nm/100nm/100nm。
16.根据权利要求 8〜15中任一项所述的 I层钒掺杂的 PIN型核电池 的制作方法, 其特征在于, 在所述步骤(9) 中, 所述 Ni/Cr/Au合金的淀 积厚度分别为 200nm/50nm/100nm。
17.根据权利要求 8〜16中任一项所述的 I层钒掺杂的 PIN型核电池 的制作方法, 其特征在于, 在所述步骤(11 ) 中, 所述同位素源层通过电 镀、 化学镀或分子镀而镀在所述 p型 SiC外延层上。
PCT/CN2012/076325 2011-10-19 2012-05-31 I层钒掺杂的pin型核电池及其制作方法 WO2013056556A1 (zh)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US14/349,933 US9728292B2 (en) 2011-10-19 2012-05-31 I-layer vanadium-doped PIN type nuclear battery and the preparation process thereof

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
CN2011103190019A CN102354540B (zh) 2011-10-19 2011-10-19 I层钒掺杂的pin型核电池及其制作方法
CN201110319001.9 2011-10-19

Publications (1)

Publication Number Publication Date
WO2013056556A1 true WO2013056556A1 (zh) 2013-04-25

Family

ID=45578081

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/CN2012/076325 WO2013056556A1 (zh) 2011-10-19 2012-05-31 I层钒掺杂的pin型核电池及其制作方法

Country Status (3)

Country Link
US (1) US9728292B2 (zh)
CN (1) CN102354540B (zh)
WO (1) WO2013056556A1 (zh)

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN113990547A (zh) * 2021-10-09 2022-01-28 西安电子科技大学 一种具有栅电极表面场的平面PiN型β辐照电池及制备方法
CN113990548A (zh) * 2021-10-09 2022-01-28 西安电子科技大学 一种具有栅电极表面场的沟槽PiN型β辐照电池及制备方法
CN113990549A (zh) * 2021-10-09 2022-01-28 西安电子科技大学 具有减薄P型区的分布电极PiN型β辐照电池及制备方法
CN113990546A (zh) * 2021-10-09 2022-01-28 西安电子科技大学 一种具有钝化层表面场的沟槽PiN型β辐照电池及制备方法
CN113990550A (zh) * 2021-10-09 2022-01-28 西安电子科技大学 一种具有钝化层表面场的平面PiN型β辐照电池及制备方法
CN114038900A (zh) * 2021-09-27 2022-02-11 安徽芯旭半导体有限公司 Tvs芯片及其生产方法

Families Citing this family (19)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN102354540B (zh) * 2011-10-19 2013-08-14 西安电子科技大学 I层钒掺杂的pin型核电池及其制作方法
JP2015056560A (ja) * 2013-09-12 2015-03-23 株式会社東芝 半導体装置
CN103730182A (zh) * 2013-10-26 2014-04-16 溧阳市浙大产学研服务中心有限公司 包括铌掺杂的n型SiC外延层的PIN型同位素核电池的制造方法
CN103646677A (zh) * 2013-10-26 2014-03-19 溧阳市浙大产学研服务中心有限公司 一种包括铌掺杂的n型SiC外延层的PIN型同位素核电池
CN103594138A (zh) * 2013-10-26 2014-02-19 溧阳市浙大产学研服务中心有限公司 Pin型同位素核电池的制作方法
CN103646679A (zh) * 2013-10-26 2014-03-19 溧阳市浙大产学研服务中心有限公司 Pin型同位素核电池
CN104051052A (zh) * 2014-06-29 2014-09-17 西安电子科技大学 沟槽隔离式外延GaN的PIN型α辐照电池及制备方法
CN104134480A (zh) * 2014-06-29 2014-11-05 西安电子科技大学 夹心并联式PIN型β辐照电池及其制备方法
RU2599274C1 (ru) * 2015-05-14 2016-10-10 Федеральное государственное автономное образовательное учреждение высшего образования "Национальный исследовательский технологический университет "МИСиС" Планарный преобразователь ионизирующих излучений и способ его изготовления
CN105789336B (zh) * 2016-04-01 2017-06-20 西安电子科技大学 基于碳化硅PIN二极管结构的α辐照闪烁体探测器
CN105845746B (zh) * 2016-04-01 2017-06-13 西安电子科技大学 基于碳化硅PIN二极管结构的γ辐照闪烁体探测器
RU168184U1 (ru) * 2016-04-22 2017-01-23 Федеральное государственное бюджетное образовательное учреждение высшего образования "Сибирский государственный аэрокосмический университет имени академика М.Ф. Решетнева" (СибГАУ) Планарный преобразователь ионизирующих излучений с накопительным конденсатором
US10304579B2 (en) * 2017-01-25 2019-05-28 Bor-Ruey Chen PI-orbital semiconductor quantum cell
RU2659618C1 (ru) * 2017-01-31 2018-07-03 Федеральное государственное автономное образовательное учреждение высшего образования "Национальный исследовательский технологический университет "МИСиС" Преобразователь ионизирующих излучений с сетчатой объемной структурой и способ его изготовления
JP7009147B2 (ja) * 2017-09-29 2022-01-25 富士電機株式会社 炭化珪素半導体基板、炭化珪素半導体基板の製造方法および炭化珪素半導体装置
CN110444313A (zh) * 2018-06-08 2019-11-12 吉林大学 一种基于碳化硅PN结型β辐射伏特效应核电池
RU2714783C2 (ru) * 2019-05-29 2020-02-19 Общество с ограниченной ответственностью "БетаВольтаика" Способ формирования полупроводниковых структур для преобразования энергии радиохимического распада с-14 в электрическую
US11495707B2 (en) * 2020-04-17 2022-11-08 Changchun Institute Of Optics, Fine Mechanics And Physics, Chinese Academy Of Sciences AlGaN unipolar carrier solar-blind ultraviolet detector and manufacturing method thereof
CN114203330A (zh) * 2021-12-13 2022-03-18 中国核动力研究设计院 一种超薄镍-63辐射源及其制备方法、应用

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5606213A (en) * 1993-04-21 1997-02-25 Ontario Hydro Nuclear batteries
US20070080605A1 (en) * 2005-08-25 2007-04-12 Chandrashekhar Mvs Betavoltaic cell
CN101236794A (zh) * 2007-01-29 2008-08-06 北京行者多媒体科技有限公司 非晶硅碳薄膜核电池
CN101599308A (zh) * 2009-06-30 2009-12-09 西北工业大学 具有保护环结构的微型核电池及其制作方法
CN102354540A (zh) * 2011-10-19 2012-02-15 西安电子科技大学 I层钒掺杂的pin型核电池及其制作方法

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5709745A (en) * 1993-01-25 1998-01-20 Ohio Aerospace Institute Compound semi-conductors and controlled doping thereof
US5642014A (en) * 1995-09-27 1997-06-24 Lucent Technologies Inc. Self-powered device
CN1225029C (zh) * 2000-03-13 2005-10-26 索尼株式会社 光能转换装置
US6753469B1 (en) * 2002-08-05 2004-06-22 The United States Of America As Represented By The Administrator Of The National Aeronautics And Space Administration Very high efficiency, miniaturized, long-lived alpha particle power source using diamond devices for extreme space environments
WO2008051216A2 (en) * 2005-10-25 2008-05-02 The Curators Of The University Of Missouri Micro-scale power source
KR100861317B1 (ko) * 2007-01-15 2008-10-01 이진민 방사성동위원소 전지 및 그 제조방법
CN101527175B (zh) * 2009-04-10 2011-10-12 中国科学院苏州纳米技术与纳米仿生研究所 一种pin型核电池及其制备方法
CN101916608B (zh) * 2010-07-06 2012-06-20 西安电子科技大学 碳化硅指状肖特基接触式核电池

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5606213A (en) * 1993-04-21 1997-02-25 Ontario Hydro Nuclear batteries
US20070080605A1 (en) * 2005-08-25 2007-04-12 Chandrashekhar Mvs Betavoltaic cell
CN101236794A (zh) * 2007-01-29 2008-08-06 北京行者多媒体科技有限公司 非晶硅碳薄膜核电池
CN101599308A (zh) * 2009-06-30 2009-12-09 西北工业大学 具有保护环结构的微型核电池及其制作方法
CN102354540A (zh) * 2011-10-19 2012-02-15 西安电子科技大学 I层钒掺杂的pin型核电池及其制作方法

Cited By (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN114038900A (zh) * 2021-09-27 2022-02-11 安徽芯旭半导体有限公司 Tvs芯片及其生产方法
CN114038900B (zh) * 2021-09-27 2022-06-10 安徽芯旭半导体有限公司 Tvs芯片及其生产方法
CN113990547A (zh) * 2021-10-09 2022-01-28 西安电子科技大学 一种具有栅电极表面场的平面PiN型β辐照电池及制备方法
CN113990548A (zh) * 2021-10-09 2022-01-28 西安电子科技大学 一种具有栅电极表面场的沟槽PiN型β辐照电池及制备方法
CN113990549A (zh) * 2021-10-09 2022-01-28 西安电子科技大学 具有减薄P型区的分布电极PiN型β辐照电池及制备方法
CN113990546A (zh) * 2021-10-09 2022-01-28 西安电子科技大学 一种具有钝化层表面场的沟槽PiN型β辐照电池及制备方法
CN113990550A (zh) * 2021-10-09 2022-01-28 西安电子科技大学 一种具有钝化层表面场的平面PiN型β辐照电池及制备方法
CN113990546B (zh) * 2021-10-09 2023-08-04 西安电子科技大学 一种具有钝化层表面场的沟槽PiN型β辐照电池及制备方法
CN113990549B (zh) * 2021-10-09 2023-08-08 西安电子科技大学 具有减薄P型区的分布电极PiN型β辐照电池及制备方法
CN113990550B (zh) * 2021-10-09 2023-08-08 西安电子科技大学 一种具有钝化层表面场的平面PiN型β辐照电池及制备方法
CN113990547B (zh) * 2021-10-09 2024-01-23 西安电子科技大学 一种具有栅电极表面场的平面PiN型β辐照电池及制备方法
CN113990548B (zh) * 2021-10-09 2024-01-23 西安电子科技大学 一种具有栅电极表面场的沟槽PiN型β辐照电池及制备方法

Also Published As

Publication number Publication date
CN102354540B (zh) 2013-08-14
CN102354540A (zh) 2012-02-15
US9728292B2 (en) 2017-08-08
US20140225472A1 (en) 2014-08-14

Similar Documents

Publication Publication Date Title
WO2013056556A1 (zh) I层钒掺杂的pin型核电池及其制作方法
US10957809B2 (en) Solar cell having an emitter region with wide bandgap semiconductor material
CN102280157B (zh) 碳化硅网格状电极pin型核电池及其制作方法
CN110707159A (zh) 一种正背面全面积接触钝化的p型晶硅太阳电池及其制备方法
US20140096817A1 (en) Novel hole collectors for silicon photovoltaic cells
CN102254581A (zh) 碳化硅环状电极pin型核电池
JP2007281156A (ja) 裏面電極型半導体へテロ接合太陽電池ならびにその製造方法と製造装置
US20200098945A1 (en) Process for producing a photovoltaic solar cell having a heterojunction and a diffused-in emitter region
WO2023061235A1 (zh) 基于选区离子注入的新型碳化硅基横向pn结极紫外探测器及制备方法
WO2023124048A1 (zh) 异质结太阳电池、其制备方法及发电装置
CN102509569B (zh) I层钒掺杂的碳化硅肖特基结型核电池及其制作方法
JP7126444B2 (ja) 光起電力デバイスおよびその製造方法
CN111477720A (zh) 一种钝化接触的n型背结太阳能电池及其制备方法
CN103730182A (zh) 包括铌掺杂的n型SiC外延层的PIN型同位素核电池的制造方法
CN111525002B (zh) 硅漂移探测器的制备方法
WO2024060933A1 (zh) 太阳电池及其制备方法
CN210778633U (zh) 一种氮化物多结太阳能电池
CN102263166B (zh) 采用纳米粒子提高AlGaN基探测器性能的方法
CN103646679A (zh) Pin型同位素核电池
CN109037392A (zh) 一种石墨烯/硅结构太阳能电池的生产工艺
JPH0823114A (ja) 太陽電池
WO2020087730A1 (zh) 一种h-3碳化硅pn型同位素电池及其制造方法
CN103594138A (zh) Pin型同位素核电池的制作方法
CN110137294A (zh) 一种氮化物多结太阳能电池及其制备方法
CN113937179B (zh) 一种双面双结Si基GaAs太阳能电池及其制备方法

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 12842018

Country of ref document: EP

Kind code of ref document: A1

WWE Wipo information: entry into national phase

Ref document number: 14349933

Country of ref document: US

NENP Non-entry into the national phase

Ref country code: DE

122 Ep: pct application non-entry in european phase

Ref document number: 12842018

Country of ref document: EP

Kind code of ref document: A1