WO2008075449A1 - 歪Si基板の製造方法 - Google Patents
歪Si基板の製造方法 Download PDFInfo
- Publication number
- WO2008075449A1 WO2008075449A1 PCT/JP2007/001317 JP2007001317W WO2008075449A1 WO 2008075449 A1 WO2008075449 A1 WO 2008075449A1 JP 2007001317 W JP2007001317 W JP 2007001317W WO 2008075449 A1 WO2008075449 A1 WO 2008075449A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- layer
- substrate
- strained
- temperature
- protective
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02518—Deposited layers
- H01L21/02521—Materials
- H01L21/02524—Group 14 semiconducting materials
- H01L21/02532—Silicon, silicon germanium, germanium
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body
-
- C—CHEMISTRY; METALLURGY
- C30—CRYSTAL GROWTH
- C30B—SINGLE-CRYSTAL GROWTH; UNIDIRECTIONAL SOLIDIFICATION OF EUTECTIC MATERIAL OR UNIDIRECTIONAL DEMIXING OF EUTECTOID MATERIAL; REFINING BY ZONE-MELTING OF MATERIAL; PRODUCTION OF A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; SINGLE CRYSTALS OR HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; AFTER-TREATMENT OF SINGLE CRYSTALS OR A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; APPARATUS THEREFOR
- C30B25/00—Single-crystal growth by chemical reaction of reactive gases, e.g. chemical vapour-deposition growth
- C30B25/02—Epitaxial-layer growth
- C30B25/18—Epitaxial-layer growth characterised by the substrate
- C30B25/183—Epitaxial-layer growth characterised by the substrate being provided with a buffer layer, e.g. a lattice matching layer
-
- C—CHEMISTRY; METALLURGY
- C30—CRYSTAL GROWTH
- C30B—SINGLE-CRYSTAL GROWTH; UNIDIRECTIONAL SOLIDIFICATION OF EUTECTIC MATERIAL OR UNIDIRECTIONAL DEMIXING OF EUTECTOID MATERIAL; REFINING BY ZONE-MELTING OF MATERIAL; PRODUCTION OF A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; SINGLE CRYSTALS OR HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; AFTER-TREATMENT OF SINGLE CRYSTALS OR A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; APPARATUS THEREFOR
- C30B29/00—Single crystals or homogeneous polycrystalline material with defined structure characterised by the material or by their shape
- C30B29/02—Elements
- C30B29/06—Silicon
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02367—Substrates
- H01L21/0237—Materials
- H01L21/02373—Group 14 semiconducting materials
- H01L21/02381—Silicon, silicon germanium, germanium
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02436—Intermediate layers between substrates and deposited layers
- H01L21/02439—Materials
- H01L21/02441—Group 14 semiconducting materials
- H01L21/0245—Silicon, silicon germanium, germanium
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02436—Intermediate layers between substrates and deposited layers
- H01L21/02494—Structure
- H01L21/02496—Layer structure
- H01L21/0251—Graded layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02612—Formation types
- H01L21/02617—Deposition types
- H01L21/0262—Reduction or decomposition of gaseous compounds, e.g. CVD
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02656—Special treatments
- H01L21/02658—Pretreatments
- H01L21/02661—In-situ cleaning
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/20—Deposition of semiconductor materials on a substrate, e.g. epitaxial growth solid phase epitaxy
Definitions
- the present invention relates to a method for manufacturing a bulk type or SO I type strained Si substrate used for a high-speed MOS FET.
- An SiGe concentration gradient layer in which the Ge concentration increases with thickness is formed on an Si substrate, and an SiGe concentration constant layer with a constant Ge concentration is formed on the Si substrate.
- the lattice constant of the Si layer is stretched to form the Si layer on the S i Ge layer having a larger lattice constant than S i. (Tensile strain occurs) The strain occurs. In this way, when the lattice constant of the Si layer in the device formation region is stretched, the mobility of electrons and holes improves, and the MOS FET (Metal Oxide Sem i c o n d u c t o r
- the surface irregularities can be corrected with CMP (C h em i c a l Me c h a n i c a l
- a method for improving the threading dislocation density and the surface roughness by flattening by polishing (chemical mechanical polishing) or the like has been disclosed (see, for example, JP 2000-513507 A).
- CMP is performed on the irregularities on the surface
- SC1 cleaning SC 1 cleaning is performed, so that the threading dislocation of the strained Si layer formed on the subsequent SiGe layer can be reduced.
- Low surface roughness ⁇ For example, refer to Japanese Patent Laid-Open No. 2000-028 853].
- strain S i epi growth on the surface of the S i G e layer is performed at a low temperature as much as possible. Is the process that requires the highest temperature, and how to lower the temperature is the key.
- the process having HF cleaning at the final stage has a fundamental defect that particles are easily attached, and as a result, a strained Si substrate having a low particle level is formed.
- Japanese Patent Laid-Open No. 2 0 0 1 _ 1 4 8 4 7 3 discloses that after the Si Ge layer is formed, the surface is etched by using an HF + HN 0 3 system etchant. The thickness of the SiGe layer is reduced to the desired thickness, and the surface is cleaned with SC 2 to form a protective oxide film on the surface, and the protective oxide film is removed by heat treatment under high vacuum. Subsequently, a method for forming a strain S i at 650 ° C. on the surface of the S i Ge layer is disclosed.
- Japanese Patent Laid-Open No. 2000-033 1 49 5 discloses that after forming a Si Ge layer, a protective layer (eg, Si layer) is laminated on the surface, and then the strained Si layer is removed. A method of forming by pi growth is disclosed.
- the present invention has been made in view of the above-described circumstances, and provides a method for manufacturing a strained Si substrate having a low surface roughness, threading dislocation density, and particle level.
- the purpose is that.
- At least a SiGe layer having a lattice relaxation is formed on a silicon single crystal substrate, the surface of the SiGe layer is planarized by CMP, and the flattening is performed.
- the strained Si layer is formed on the surface of the flattened lattice relaxation SiGe layer.
- the surface of the Si Ge layer is cleaned with SC 1 before, and the substrate having the Si Ge layer after the SC 1 cleaning is heat-treated in a hydrogen-containing atmosphere at 800 ° C. or higher.
- a protective Si layer is immediately formed on the surface of the SiGe layer on the heat-treated substrate without lowering the temperature to less than 800 ° C, and the protective Si layer is formed at a temperature lower than the formation temperature of the protective Si layer.
- a lattice-relaxed SiGe layer is formed on a silicon single crystal substrate, and the surface of the SiGe layer is subjected to CMP before epitaxy of strain Si on the surface. More flattening can eliminate cross-hatch and dislocations on the surface of the lattice relaxation SiGe layer. Then wash with SC 1 (NH 4 OH and H 2 0 2 in aqueous solution This makes it possible to efficiently remove abrasives used in CMP and particles adhering to the surface.
- SC 1 cleaning a natural oxide film is formed on the surface of the Si Ge layer, and this natural oxide film plays a role of preventing adhesion of impurities and the like to the surface.
- the protective film is immediately protected on the surface of the SiGe layer.
- the i layer is formed without lowering the temperature below 800 ° C. In this way, it is possible to minimize the deterioration of the roughness of the S i G e layer surface (haze) in the H 2 base one click.
- the temperature during strain S i epi growth is set to a temperature lower than the protective S i layer formation temperature because the lower the temperature, the lower the Ge concentration contained in the strain S i layer. is there.
- the etching amount at the time of cleaning the surface of the lattice relaxation SiGe layer is 3 nm or less in total.
- the thickness of the protective Si layer is preferably 10 nm or less.
- This protective Si layer is only for preventing the roughness of the SiGe surface from deteriorating until the temperature is lowered to a predetermined temperature and the strain Si is formed. Thickness is sufficient. If the protective layer is made thicker than this, many misfit dislocations are formed and the film quality may be deteriorated. [0018] Further, it is preferable to etch the surface after forming the strained Si layer.
- a protective Si layer on the surface of the Si Ge layer after the heat treatment at the same temperature as the temperature of the heat treatment.
- an SOI type strained Si substrate is manufactured by a bonding method using the strained Si substrate manufactured by any one of the above-described methods for manufacturing a strained Si substrate as a bond wafer.
- a method for manufacturing a strained Si substrate is provided.
- the strained S i substrate manufactured by the manufacturing method according to the present invention is used as a bond wafer, and the SOI type strain S is obtained by a bonding / bonding method in which the substrate is bonded to a base plate. If the i-substrate is fabricated, the quality of the strained S i layer, which is the part that forms the device, is high, so a high-quality SSOI substrate can be obtained.
- a strained Si substrate having a low threading dislocation density, surface roughness, and particle level can be produced.
- FIG. 1 is a schematic diagram for explaining an example of a manufacturing process of a strained Si substrate according to the present invention.
- FIG. 2 is a diagram showing the adhesion of particles on the wafer surface after HF cleaning and S C 1 cleaning.
- FIG. 3 A shows the haze level of the wafer before forming the protective Si layer, B shows the recipe of the reaction during the H 2 baking process in Example 2, and C shows the implementation Example 2
- FIG. 6 is a diagram showing the haze level of the wafer surface after removing the natural oxide film under each H 2 bake condition.
- FIG. 4 A shows the haze level of the wafer before the formation of the protective Si layer, B shows the recipe of the reaction during strained S i epi growth in Example 3, and C shows the protection
- FIG. 5 is a diagram showing the haze level of the wafer surface depending on the presence or absence of an oxide film and the temperature difference during strain Si growth.
- FIG. 5 is a diagram showing a result of measuring a Ge depth profile in a strained Si substrate according to the present invention.
- FIG. 1 is a schematic view showing a manufacturing process of an exemplary strained Si substrate according to the present invention.
- an Si single crystal substrate 11 having a sufficiently flat main surface is prepared.
- S i The production method and plane orientation of the single crystal substrate 11 may be appropriately selected according to the purpose, and are not particularly limited. For example, it is common to produce Si single crystals by the CZ method or the FZ method.
- a Si Ge concentration gradient layer 12 is grown on the surface of the Si single crystal substrate 11 so that the Ge concentration increases with thickness.
- the S i G e concentration gradient layer 1 2 is grown to the desired G e concentration, when growing the S i G e—constant concentration layer 1 3 with a constant G e concentration, the lattice-relaxed S i G e layer Can be obtained.
- An Si layer 14 may be deposited on the Si Ge—constant concentration layer 13 to prevent surface roughness (see FIG. 1A).
- S i G e Surface roughness of constant concentration layer 1 3 (or surface of S i layer 1 4) is deteriorated by cross hatching, so the surface is polished and flattened by CMP.
- SC1 cleaning particles and the like generated in the process of polishing with CMP are removed from the flattened substrate main surface 13 by SC1 cleaning. It is known that SC 1 cleaning is capable of cleaning with little particle adhesion, and that both Si and Si Ge are etched and a natural oxide film 15 is formed on the surface thereof.
- Si 06 has a higher etching rate than 3 i, roughness tends to deteriorate. In order to prevent roughness deterioration, it is desirable to keep the etching amount of the surface of the SiGe layer 13 after polishing to 3 nm or less.
- the natural oxide film 15 formed on the surface of the lattice relaxation SiGe-constant concentration layer 1 3 by the SC 1 cleaning is formed into a single wafer CVD (Chemical Vapor Deposition) Using a device, remove under a reduced pressure by performing a H 2 bake at the specified temperature and time.
- the H 2 bake requires at least 800 ° C, preferably 900 ° C.
- a protective Si layer 16 can be formed to prevent roughness (haze) degradation (see Fig. 1D).
- the formation of the protective Si layer 16 is After removing the natural oxide film, it is preferable that the temperature is lower than 800 ° C., preferably at almost the same temperature as the H 2 bake.
- trichlorosilane (TCS), dichlorosilane (DCS), or monosilane (S i H 4 ) is generally used as the Si source gas.
- the significance of forming this protective Si layer 16 is mainly that, after removing the natural oxide film, the temperature is lowered to a predetermined temperature until the strained Si layer 17 is formed.
- the thickness is 10 nm or less because it is only for preventing the roughness of the surface of the 6-layer 13 from being deteriorated. If the thickness is larger than this, many misfit dislocations may be formed in the protective Si layer 16 and the film quality may be deteriorated.
- strain S i is grown on the protective S i layer 16 by epitaxy at a predetermined temperature.
- the protective Si layer 16 has been formed, the strained Si layer 17 can be satisfactorily reduced without deteriorating the haze even if the epi growth temperature is lowered to about 65 ° C. Can be grown (see Figure 1E).
- etch away the surface of the strained Si layer 17 with a predetermined thickness it will be described in detail in the examples described later, This is because G e piles up on the surface of the strained Si layer 17.
- the removal amount is preferably about 10 nm from the surface of the strained Si layer 17.
- the strain amount of the strain Si will decrease, and if a part of the strain Si layer is used as a gate oxide film, the dielectric strength characteristics will deteriorate. End up.
- the surface of the SiGe layer is polished by CMP, then SC 1 cleaned, and the natural formed by SC 1 cleaning.
- Heat treatment and protective layer formation and strain in hydrogen-containing atmosphere to remove oxide film By controlling the temperature and time during the epitaxial growth of Si layer, threading dislocation density, surface roughness, Strain with less particles and Si substrate can be manufactured with high productivity without going through complicated processes.
- a strained Si substrate according to the present invention is used as a bond substrate, and, for example, a silicon single crystal substrate (base wafer) having an oxide film formed on the surface by a bonding method,
- the high-quality SO I type strain S i wafer is obtained by bonding the strain S i layer part with the surface on which the oxide film is formed and thinning the strain S i layer by grinding and polishing. It is also possible to obtain.
- a Si single crystal substrate 11 having a plane orientation ⁇ 100 ⁇ manufactured by the CZ method was prepared.
- This Si single crystal substrate 11 is transported into a single-type CVD apparatus, using dichlorosilane and germanium tetrachloride as process gases under the conditions of 1 000 ° C and 80 torr (about 11 kPa)
- the epitaxial growth of the SiGe layer was conducted. That is, the supply rate of dichlorosilane is constant at 200 sccm, the supply rate of germanium tetrachloride is increased from 0 g / min to 0.6 g / min, and gradually, the Ge concentration reaches from 0% to 21%.
- CMP was performed with the Si Ge constant concentration layer 13 as the polishing allowance of about 100 nm (see FIG. 1B).
- the RMS roughness was 0.13 nm (measurement area 30 m ⁇ 30 m).
- the haze of the entire surface of the Si Ge constant concentration layer 13 was measured with a particle measuring device, and it was confirmed that the semiconductor substrate was good.
- the natural oxide film 15 was not removed even after the H 2 baking process for 60 seconds, so the figures at 0 and 30 seconds are omitted.
- the native oxide film 15 was almost completely removed by the H 2 baking process for 30 seconds, so the figure for 60 seconds was omitted.
- Fig. 3C indicates the part of the natural oxide film remaining.
- the H 2 beak is set to 1 000 ° C. and 0 seconds, the presence or absence of the formation of the protective Si layer 16, and the temperature during the epi-growth of the strain Si We investigated the relationship between the haze level and the surface of the surface (see Fig. 4).
- Examples 1 and 2 in Fig. 4C show that the protective Si layer 16 is formed 5 nm immediately after the H 2 baking, and then the temperature is lowered to the strain Si growth temperature of 800 ° C or 650 ° C. Strained Si layer 17 is grown by 70 nm epitaxy. Comparative Example 1, 2, after H 2 Baie one click Exit, remains an H 2 atmosphere, after which the temperature was lowered at a strain S i a growth temperature of 800 ° C or 650 ° C or, the strain S i layer 1 7 70 nm The haze level under each condition was measured.
- Fig. 4A shows the haze level (0.19 p pm) of the surface of the wafer before H 2 beak.
- Fig. 4B shows the recipe for the above reaction. Put it into the CVD device at 650 ° C, raise the temperature to 1 000 ° C in a hydrogen atmosphere, and immediately flow DCS for 3 seconds to protect it. i layer (S i Cap) is formed, and then the temperature is lowered to 800 ° C or 650 ° C. At 800 ° C, DC S is used, and at 650 ° ⁇ , 3 i H 4 is used to form a strained Si layer. It shows that it has formed.
- Comparative Example 1 was cooled to 800 ° C hereinafter without forming a, 2, in any case Deterioration of haze was observed.
- the strain S i epi growth temperature was 650 ° C
- the haze deteriorated by more than 1.5 ppm compared to the reference (Fig. 4A).
- the haze was about 1 ppm.
- the one in which the protective Si layer 16 was formed before the growth of the strained S i epi was obtained at 800 ° C (Example 1) and at 650 ° C (Example 2). In both cases, the value was maintained at 0.5 ppm or less, indicating that the deterioration of the haze level was remarkably suppressed by the protective Si layer 16.
- the natural oxide film 15 on the surface of SiGe is removed at 1 000 ° C and 0 seconds as in the first and second embodiments, and then the protective Si layer 16 is formed. Then, the temperature was lowered to (650, 800, 950, 1 000 ° C), and the Ge profile of each sample grown with the strained Si layer 17 was measured (see Fig. 5A).
- the Ge concentration in the strained S i layer 17 tends to increase as the strained S i epi growth temperature increases, and if it is 800 ° C or less, keep it below 1 X 1 0 18 / cm 3 I was able to do this. In contrast, at 950 ° C and 1 000 ° C, the Ge concentration was 10 18 / cm 3 or more in both cases (see Fig. 5B). It was also confirmed that Ge was piled up on the surface of the strained Si layer 17 (see Fig. 5A). The haze level on the surface of the strained Si layer 17 was good at 0.5 ppm or less.
- Example 3 and Examples 1 and 2 above it is better that the strained S i epi growth is performed at the lowest possible temperature, particularly at 650 ° C. It turned out to be appropriate. Also, if the Ge piled up on the surface is removed by etching, the device characteristics will not be degraded. It is sufficient to remove 1 O nm from Fig. 5A. From the results obtained in Experimental Examples 1 and 2 and Examples 1 to 3 and Comparative Examples 1 and 2, a lattice relaxation SiGe layer was laminated on a silicon single crystal substrate. It was found that a wafer surface with a low particle level can be obtained by performing SC 1 cleaning after planarizing the surface of the i Ge layer by CMP.
- the natural oxide film formed during the SC 1 cleaning is subjected to heat treatment in a hydrogen-containing atmosphere at a temperature of 95 ° C. for 30 seconds or at a temperature of 100 ° C. for 0 seconds.
- heat treatment in a hydrogen-containing atmosphere at a temperature of 95 ° C. for 30 seconds or at a temperature of 100 ° C. for 0 seconds.
Abstract
Description
Claims
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/312,789 US20100003803A1 (en) | 2006-12-19 | 2007-11-29 | Manufacturing method of strained si substrate |
EP07828094A EP2133908A4 (en) | 2006-12-19 | 2007-11-29 | METHOD FOR MANUFACTURING DEFORMATION SILICON SUBSTRATE |
CN2007800465219A CN101558474B (zh) | 2006-12-19 | 2007-11-29 | 应变硅基板的制造方法 |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2006-341799 | 2006-12-19 | ||
JP2006341799A JP5018066B2 (ja) | 2006-12-19 | 2006-12-19 | 歪Si基板の製造方法 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2008075449A1 true WO2008075449A1 (ja) | 2008-06-26 |
Family
ID=39536088
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/JP2007/001317 WO2008075449A1 (ja) | 2006-12-19 | 2007-11-29 | 歪Si基板の製造方法 |
Country Status (7)
Country | Link |
---|---|
US (1) | US20100003803A1 (ja) |
EP (1) | EP2133908A4 (ja) |
JP (1) | JP5018066B2 (ja) |
KR (1) | KR20090099533A (ja) |
CN (1) | CN101558474B (ja) |
TW (1) | TWI390604B (ja) |
WO (1) | WO2008075449A1 (ja) |
Families Citing this family (25)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP4894390B2 (ja) * | 2006-07-25 | 2012-03-14 | 信越半導体株式会社 | 半導体基板の製造方法 |
US20150270134A1 (en) * | 2014-03-19 | 2015-09-24 | Qualcomm Incorporated | Methods of forming a metal-insulator-semiconductor (mis) structure and a dual contact device |
US10773952B2 (en) | 2016-05-20 | 2020-09-15 | Qorvo Us, Inc. | Wafer-level package with enhanced performance |
US10784149B2 (en) | 2016-05-20 | 2020-09-22 | Qorvo Us, Inc. | Air-cavity module with enhanced device isolation |
US10109550B2 (en) | 2016-08-12 | 2018-10-23 | Qorvo Us, Inc. | Wafer-level package with enhanced performance |
US10109502B2 (en) | 2016-09-12 | 2018-10-23 | Qorvo Us, Inc. | Semiconductor package with reduced parasitic coupling effects and process for making the same |
US10749518B2 (en) | 2016-11-18 | 2020-08-18 | Qorvo Us, Inc. | Stacked field-effect transistor switch |
US10068831B2 (en) | 2016-12-09 | 2018-09-04 | Qorvo Us, Inc. | Thermally enhanced semiconductor package and process for making the same |
US10460925B2 (en) * | 2017-06-30 | 2019-10-29 | United Microelectronics Corp. | Method for processing semiconductor device |
US10490471B2 (en) | 2017-07-06 | 2019-11-26 | Qorvo Us, Inc. | Wafer-level packaging for enhanced performance |
US10784233B2 (en) | 2017-09-05 | 2020-09-22 | Qorvo Us, Inc. | Microelectronics package with self-aligned stacked-die assembly |
US11152363B2 (en) | 2018-03-28 | 2021-10-19 | Qorvo Us, Inc. | Bulk CMOS devices with enhanced performance and methods of forming the same utilizing bulk CMOS process |
US10804246B2 (en) | 2018-06-11 | 2020-10-13 | Qorvo Us, Inc. | Microelectronics package with vertically stacked dies |
US11069590B2 (en) | 2018-10-10 | 2021-07-20 | Qorvo Us, Inc. | Wafer-level fan-out package with enhanced performance |
US10964554B2 (en) | 2018-10-10 | 2021-03-30 | Qorvo Us, Inc. | Wafer-level fan-out package with enhanced performance |
US11646242B2 (en) | 2018-11-29 | 2023-05-09 | Qorvo Us, Inc. | Thermally enhanced semiconductor package with at least one heat extractor and process for making the same |
US11387157B2 (en) * | 2019-01-23 | 2022-07-12 | Qorvo Us, Inc. | RF devices with enhanced performance and methods of forming the same |
US20200234978A1 (en) * | 2019-01-23 | 2020-07-23 | Qorvo Us, Inc. | Rf devices with enhanced performance and methods of forming the same |
US20200235066A1 (en) * | 2019-01-23 | 2020-07-23 | Qorvo Us, Inc. | Rf devices with enhanced performance and methods of forming the same |
US20200235040A1 (en) | 2019-01-23 | 2020-07-23 | Qorvo Us, Inc. | Rf devices with enhanced performance and methods of forming the same |
EP3915134A1 (en) | 2019-01-23 | 2021-12-01 | Qorvo US, Inc. | Rf semiconductor device and manufacturing method thereof |
US11705428B2 (en) | 2019-01-23 | 2023-07-18 | Qorvo Us, Inc. | RF devices with enhanced performance and methods of forming the same |
US11646289B2 (en) | 2019-12-02 | 2023-05-09 | Qorvo Us, Inc. | RF devices with enhanced performance and methods of forming the same |
US11923238B2 (en) | 2019-12-12 | 2024-03-05 | Qorvo Us, Inc. | Method of forming RF devices with enhanced performance including attaching a wafer to a support carrier by a bonding technique without any polymer adhesive |
FR3116940B1 (fr) * | 2020-11-27 | 2023-06-09 | Commissariat Energie Atomique | Procédé basse température de fabrication d’un substrat semiconducteur sur isolant |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2000513507A (ja) | 1997-06-24 | 2000-10-10 | マサチューセッツ インスティチュート オブ テクノロジー | 傾斜GeSi層と平坦化を用いたゲルマニウム・オン・シリコンの貫通転位の制御 |
JP2001148473A (ja) | 1999-09-09 | 2001-05-29 | Toshiba Corp | 半導体装置及びその製造方法 |
JP2002289533A (ja) | 2001-03-26 | 2002-10-04 | Kentaro Sawano | 半導体表面の研磨方法、半導体デバイスの製造方法および半導体デバイス |
JP2003031495A (ja) | 2001-07-12 | 2003-01-31 | Hitachi Ltd | 半導体装置用基板の製造方法および半導体装置の製造方法 |
WO2005078786A1 (en) * | 2004-01-16 | 2005-08-25 | International Business Machines Corporation | Method of forming thin sgoi wafers with high relaxation and low stacking fault defect density |
JP2006049911A (ja) * | 2004-08-05 | 2006-02-16 | Sharp Corp | 単層および多層の単結晶シリコンおよびシリコンデバイスをプラスチック上に犠牲ガラスを用いて製造する方法 |
Family Cites Families (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2970499B2 (ja) * | 1995-10-30 | 1999-11-02 | 日本電気株式会社 | 半導体装置の製造方法 |
US6326667B1 (en) * | 1999-09-09 | 2001-12-04 | Kabushiki Kaisha Toshiba | Semiconductor devices and methods for producing semiconductor devices |
US6703688B1 (en) * | 2001-03-02 | 2004-03-09 | Amberwave Systems Corporation | Relaxed silicon germanium platform for high speed CMOS electronics and high speed analog circuits |
AU2003237473A1 (en) * | 2002-06-07 | 2003-12-22 | Amberwave Systems Corporation | Strained-semiconductor-on-insulator device structures |
WO2004102635A2 (en) * | 2002-10-30 | 2004-11-25 | Amberwave Systems Corporation | Methods for preserving strained semiconductor layers during oxide layer formation |
US6812116B2 (en) * | 2002-12-13 | 2004-11-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of fabricating a wafer with strained channel layers for increased electron and hole mobility for improving device performance |
JP4659732B2 (ja) * | 2003-01-27 | 2011-03-30 | 台湾積體電路製造股▲ふん▼有限公司 | 半導体層を形成する方法 |
-
2006
- 2006-12-19 JP JP2006341799A patent/JP5018066B2/ja active Active
-
2007
- 2007-11-29 WO PCT/JP2007/001317 patent/WO2008075449A1/ja active Application Filing
- 2007-11-29 KR KR1020097012699A patent/KR20090099533A/ko not_active Application Discontinuation
- 2007-11-29 EP EP07828094A patent/EP2133908A4/en not_active Withdrawn
- 2007-11-29 CN CN2007800465219A patent/CN101558474B/zh active Active
- 2007-11-29 US US12/312,789 patent/US20100003803A1/en not_active Abandoned
- 2007-12-12 TW TW096147521A patent/TWI390604B/zh active
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2000513507A (ja) | 1997-06-24 | 2000-10-10 | マサチューセッツ インスティチュート オブ テクノロジー | 傾斜GeSi層と平坦化を用いたゲルマニウム・オン・シリコンの貫通転位の制御 |
JP2001148473A (ja) | 1999-09-09 | 2001-05-29 | Toshiba Corp | 半導体装置及びその製造方法 |
JP2002289533A (ja) | 2001-03-26 | 2002-10-04 | Kentaro Sawano | 半導体表面の研磨方法、半導体デバイスの製造方法および半導体デバイス |
JP2003031495A (ja) | 2001-07-12 | 2003-01-31 | Hitachi Ltd | 半導体装置用基板の製造方法および半導体装置の製造方法 |
WO2005078786A1 (en) * | 2004-01-16 | 2005-08-25 | International Business Machines Corporation | Method of forming thin sgoi wafers with high relaxation and low stacking fault defect density |
JP2006049911A (ja) * | 2004-08-05 | 2006-02-16 | Sharp Corp | 単層および多層の単結晶シリコンおよびシリコンデバイスをプラスチック上に犠牲ガラスを用いて製造する方法 |
Non-Patent Citations (1)
Title |
---|
See also references of EP2133908A4 * |
Also Published As
Publication number | Publication date |
---|---|
KR20090099533A (ko) | 2009-09-22 |
JP5018066B2 (ja) | 2012-09-05 |
CN101558474B (zh) | 2012-06-20 |
EP2133908A1 (en) | 2009-12-16 |
EP2133908A4 (en) | 2010-04-07 |
US20100003803A1 (en) | 2010-01-07 |
CN101558474A (zh) | 2009-10-14 |
TW200834669A (en) | 2008-08-16 |
TWI390604B (zh) | 2013-03-21 |
JP2008153545A (ja) | 2008-07-03 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
WO2008075449A1 (ja) | 歪Si基板の製造方法 | |
JP4486753B2 (ja) | 単結晶シリコン基板上に単結晶ゲルマニウム層を得る方法およびそれにより得られた生成物 | |
JP4686480B2 (ja) | 高度な緩和及び低い積層欠陥密度を有する薄いSiGeオン・インシュレータ(SGOI)ウェハを形成する方法。 | |
US20050148162A1 (en) | Method of preventing surface roughening during hydrogen pre-bake of SiGe substrates using chlorine containing gases | |
KR20100022479A (ko) | Soi 웨이퍼의 제조방법 | |
US20070054468A1 (en) | Method for producing silicon epitaxial wafer | |
KR101364995B1 (ko) | 반도체 기판의 제조방법 | |
US7198997B2 (en) | Method for producing semiconductor substrate, method for producing field effect transistor, semiconductor substrate, and field effect transistor | |
JPH09260619A (ja) | Soi基板及びその製造方法 | |
JP5045095B2 (ja) | 半導体デバイスの製造方法 | |
JPH09266212A (ja) | シリコンウエーハおよびその製造方法 | |
JP4158610B2 (ja) | 半導体基板の製造方法 | |
US20100038756A1 (en) | (110) oriented silicon substrate and a bonded pair of substrates comprising said (110) oriented silicon substrate | |
CN110010445B (zh) | 键合晶片用支撑基板的制造方法和键合晶片的制造方法 | |
JP4140456B2 (ja) | 半導体基板の製造方法 | |
KR100554204B1 (ko) | 낮은 표면 거칠기와 높은 격자 이완 정도를 갖는 반도체박막 형성 방법 | |
JP4635062B2 (ja) | 半導体装置の製造方法 | |
JP2004342976A (ja) | 半導体基板の製造方法 | |
JPH06216357A (ja) | 半導体基板の製造方法及び単結晶半導体積層体 | |
JPH06333820A (ja) | 半導体装置および半導体装置の製造方法 | |
JP2004349521A (ja) | 半導体基板の製造方法 | |
JP2006156875A (ja) | 半導体基板の製造方法及び半導体装置の製造方法 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
WWE | Wipo information: entry into national phase |
Ref document number: 200780046521.9 Country of ref document: CN |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 07828094 Country of ref document: EP Kind code of ref document: A1 |
|
WWE | Wipo information: entry into national phase |
Ref document number: 12312789 Country of ref document: US Ref document number: 2007828094 Country of ref document: EP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1020097012699 Country of ref document: KR |
|
NENP | Non-entry into the national phase |
Ref country code: DE |