WO2006013795A1 - 内視鏡用信号処理装置 - Google Patents
内視鏡用信号処理装置 Download PDFInfo
- Publication number
- WO2006013795A1 WO2006013795A1 PCT/JP2005/013966 JP2005013966W WO2006013795A1 WO 2006013795 A1 WO2006013795 A1 WO 2006013795A1 JP 2005013966 W JP2005013966 W JP 2005013966W WO 2006013795 A1 WO2006013795 A1 WO 2006013795A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- video signal
- signal
- endoscope
- video
- hdtv
- Prior art date
Links
Classifications
-
- A—HUMAN NECESSITIES
- A61—MEDICAL OR VETERINARY SCIENCE; HYGIENE
- A61B—DIAGNOSIS; SURGERY; IDENTIFICATION
- A61B1/00—Instruments for performing medical examinations of the interior of cavities or tubes of the body by visual or photographical inspection, e.g. endoscopes; Illuminating arrangements therefor
- A61B1/04—Instruments for performing medical examinations of the interior of cavities or tubes of the body by visual or photographical inspection, e.g. endoscopes; Illuminating arrangements therefor combined with photographic or television appliances
- A61B1/045—Control thereof
Definitions
- the present invention relates to an endoscope signal processing device that generates various video signals such as an imaging signal obtained by a solid-state imaging device mounted on an endoscope.
- an endoscopic image and an image of an external device such as a VTR, a video printer, or an image failing device are selected and displayed on a monitor.
- an external device such as a VTR, a video printer, or an image failing device
- This endoscope system has multiple terminals for inputting multiple types of video signals (specifically, RGB signals, SZY separated video signals, and composite video signals) to the monitor.
- Arbitrary video signals can be input to the monitor with just the operation of.
- SDTV signal formats include RGB signals, YPbPr signals, and composite signals. Conventionally, RGB signals are mainly used for observing endoscopic images.
- HDTV signal formats include RGB and YPbPr signals, and YPbPr signals are the mainstream.
- the present invention has been made in view of the above-described points, and is a signal processing device for an endoscope that can output a plurality of video signals having different resolutions to an external device such as a common video signal connector force monitor.
- the purpose is to provide.
- An endoscope signal processing device includes an endoscope connecting portion to which an endoscope is detachably connected,
- a first video signal generating means for generating a first video signal corresponding to a first imaging element mounted on an endoscope connected to the endoscope connecting section;
- a second video signal that generates a second video signal having a resolution different from that of the first video signal, corresponding to a second imaging element mounted on the endoscope connected to the endoscope connection unit.
- a common video signal output connector for selectively outputting the first video signal and the second video signal to the outside;
- first video signals and second video signals with different resolutions such as SDTV RGB signals and HDTV RGB signals, SDTV YPbPr signals, and HDTV YPbPr signals can be shared.
- FIG. 1 is a block diagram showing an overall configuration of an endoscope system including Example 1 of the present invention.
- FIG. 2 is a circuit diagram showing an internal configuration of the selector.
- FIG. 3 is a diagram for explaining the operation in the overscan mode.
- FIG. 4A is a diagram illustrating the operation of the PinP display function when a signal is input to one external input terminal.
- Fig. 4B is a diagram illustrating the operation of the PinP display function when signals are input to both external input terminals.
- FIG. 5 is a block diagram showing a configuration of a PinP processing unit.
- FIG. 6 is a configuration diagram of a modified example of the PinP processing unit.
- FIG. 7A is an explanatory diagram of PinP in the HD field image in FIG.
- FIG. 7B is a diagram showing the size of the field memory in FIG.
- FIG. 7C is an explanatory diagram of PinP in the SD field image of FIG.
- FIG. 8A is an explanatory diagram of a configuration example of a digital pre-stage video processing circuit and noise reduction filter processing.
- FIG. 8B is an explanatory diagram showing a noise reduction process by a noise reduction filter.
- FIG. 9A is a diagram showing a normal image display example.
- FIG. 9B is a diagram showing an example of PinP image display.
- FIG. 9C is a diagram showing an image display example in which the state force of PinP in FIG. 9B is also released and the normal image display state is set.
- FIG. 10A is a diagram showing a display example of an endoscopic image during normal observation.
- FIG. 10B is a diagram showing a display example in which the endoscope image is enlarged and displayed on the full display screen when the enlargement switch is operated.
- FIG. 10C is a diagram showing a display example when the enlargement switch is further operated in the state of FIG. 10B.
- FIG. 11 is a view showing a display example of image enlargement according to a modified example different from FIG. 10B and the like.
- FIG. 12 is a block diagram illustrating a configuration example of an enlarged circuit.
- FIG. 13 is an explanatory diagram of the operation of 1.5 times enlargement processing.
- FIG. 14A is an explanatory diagram of the display operation on the liquid crystal monitor when the aspect ratio is 4: 3 in the case of HDTV.
- FIG. 14B is an explanatory diagram of the display operation on the liquid crystal monitor when the aspect ratio is 5: 3 in the case of HDTV.
- FIG. 15 is a block diagram showing a configuration of an endoscope system according to a first modification.
- FIG. 16 is a block diagram showing a configuration of a video processor in a second modified example.
- FIG. 17 is an explanatory diagram of the selection operation of each part in the SDTV and HDTV modes in FIG.
- FIG. 18 is a diagram showing a configuration example of a peripheral portion of a memory circuit that performs HDZSD conversion.
- FIG. 19 is an explanatory diagram of the operation of converting from HDTV to SDTV by the first method.
- FIG. 20 is an explanatory diagram of an operation of converting from HDTV to SDTV by the second method.
- FIG. 21 is a timing chart until the image pickup power and the field memory are read out by the CCD in the case of FIG.
- a signal processing device for an endoscope which performs signal processing on an imaging means mounted on the scope 21 having a light source device 3 for supplying the signal and a signal connector receiver 10 to which the signal connector of the scope 21 is detachably connected.
- a video processor 4 and a monitor 5 that displays an endoscopic image captured by the imaging means when a video signal is input through a connector detachably connected to the video processor 4 are provided. .
- the scope 21 is equipped with various CCD9Is, and thus the video processor 4 to which the scope 21 is detachably connected can perform signal processing corresponding to the various CCD9Is.
- the video processor 4 to which the scope 21 is detachably connected can perform signal processing corresponding to the various CCD9Is.
- one scope 2A is connected, but the number of pixels (resolution) etc. of the CCD 9A mounted in this scope 2A is different. Is done.
- each of SDTV (standard TV) and higher-definition TV (High Definition Television, hereinafter abbreviated as HDTV) of higher resolution such as high definition is typical.
- HDTV High Definition Television
- SDTV or SDTV video signal is abbreviated as SDTV and HDTV or HDTV video signal as HDTV.
- the video processor 4 has a function of performing signal processing for generating SDTV and signal processing for generating HDTV in accordance with the CCD 9I mounted on the scope 21. In the case of the modification described later, even in the case of a CCD9B compatible with HDTV, it is provided with a function of converting to SDTV and outputting it with SDTV.
- the monitor 5 in response to the video processor 4 that has the signal processing function to generate SDTV and HDTV, the monitor 5 has a function that can display both SDTV and HDTV signal formats. .
- both the SDTV and HDTV video signals having different resolutions can be selectively output from the common connectors 31 and 32 to the monitor 5 to perform the connection work.
- the operability is improved so that it can be easily performed, and it can be realized in a small space.
- the user inputs an instruction such as a signal form from the keyboard 17 to send a remote signal as control information corresponding to the instruction input from the video processor 4 to the monitor 5 side, and the monitor 5 side as described below.
- the display process in can be controlled remotely according to the instruction input.
- the scope 21 has an elongated insertion portion 7 that is inserted into a body cavity, and a light guide 8 that transmits illumination light is inserted into the insertion portion 7, and incident on the rear end of the light guide 8. Illumination light is incident on the end surface from the light source device 3.
- the light guide 8 transmits incident illumination light and emits it from the distal end surface attached to the illumination window at the distal end of the insertion portion 7 to illuminate a subject such as an affected area.
- An objective lens (not shown) is attached to an observation window provided adjacent to the illumination window, and, for example, a charge coupled device (abbreviated as CCD) 91 is disposed as a solid-state imaging device at the imaging position.
- CCD9I photoelectrically converts the optical image formed on the imaging surface.
- CCDs corresponding to SDTV and HDTV are used.
- CCD9I built in the scope 21
- CCDs corresponding to SDTV and HDTV are used.
- it may become a CCD that supports both SDTV and HDTV.
- the CCD driver 11 provided in the video processor 4 applies the CCD drive signal to the CCD 9.
- the CCD 9 outputs a CCD output signal photoelectrically converted by applying a CCD drive signal to the analog video processing circuit 12 in the video processor 4.
- Each scope 21 includes a scope ID generation circuit (simply abbreviated as “ID” in FIG. 1) 13 that generates an ID code unique to the scope 21.
- This scope ID code is read by the scope ID detection circuit 14 of the video processor 4 and information decoded through the decode circuit 15 is input to the CPU 16 that controls each part in the video processor 4. Is done.
- the CPU 16 controls the driving of the CCD driver 11 that drives the CCD 9I built in the scope 21 and performs signal processing on the CCD output signal in response to an instruction input from the ID code or the keyboard 17. Controls each part of the processing system. In the case of a scope that does not have the scope ID generation circuit 13, a process corresponding to the CCD 9I built in the scope can be instructed from a keyboard 17 provided outside the video processor 4. This keyboard 17 is connected to the CPU 16 inside the video processor 4, and the user inputs patient information from the keyboard 17 or inputs a control command to the CPU 16 at the time of endoscopy, etc. Each part in the video processor 4 can be controlled. In addition to controlling each part of the video processor 4, a remote control signal for instructing the signal form of the video signal to the monitor 5 connected to the video processor 4 can be output to remotely control the operation of the monitor 5. I can do it.
- the CCD output signal is amplified, correlated double sampling processing, and the like by the analog video processing circuit 12, and then input to the AZD conversion circuit 21, where the analog signal power is also converted into a digital signal.
- This digital signal is input to the digital pre-stage video processing circuit 22 and subjected to color separation processing for separating the luminance signal and the color signal, matrix processing for converting the luminance signal and the color signal into the RGB signal, white balance processing, and the like. After that, it is temporarily stored in the two memory blocks 23A and 23B.
- the signals from which these two memory blocks 23A and 23B are also read out are standard video signals (SDTV or simply abbreviated as SD), as described below, and video signals with a much higher resolution than SDTV. Perform signal processing corresponding to (HDTV or simply HD).
- the signal read from the memory block 23A is input to the digital post-stage SD processing circuit 24A, and the digital post-stage SD processing circuit 24A performs an enlargement process, an ensemble process, or the like based on SDTV. Thereafter, the output signal of the digital post-stage SD processing circuit 24A is input to an SD-SDI signal generation unit 25A for converting to a serial video signal and a DZA conversion circuit 26A.
- the SD—SDI signal generator 25A has a serial digital interface (SDI), and converts digital SDTV into a (digital) serial video signal.
- the signal from which the memory block 23B force is also read is input to the digital post-stage HD processing circuit 24B.
- the digital post-stage HD processing circuit 24B performs HDTV-compliant enlargement processing, enhancement processing, and the like.
- the digital post-stage SD processing circuit 24A and the digital post-stage HD processing circuit 24B have different aspect ratios between SD and HD, the same processing is performed corresponding to the aspect ratios.
- the output signal of the digital post-stage HD processing circuit 24B is input to an HD-SDI signal generation unit 25B for converting into a serial video signal and a DZA conversion circuit 26B.
- the serial output signals of the SD-SDI signal generation unit 25A and the HD-SDI signal generation unit 25B are input to the monitor 5 from the digital video connector (digital video terminal) 31 via the switch 27.
- the switching switch 27 receives one of the serial video signals selected by switching according to the SDZHD selection signal output from the CPU 16 from the digital video connector 31 to the monitor 5.
- the analog SDTV and HDTV V converted by the D / A conversion circuits 26A and 26B are input to the monitor 5 from the analog component video connector (analog component video terminal) 32 via the selector 28.
- the selector 28 receives the synchronization signal of the SDTV and HDTV from the synchronization signal generation circuit 29. No., SD-SYNC and HD-SYNC are input. These synchronization signals SD-SYNC and HD-SYNC can also be input to the monitor 5 from the selector 28 via the synchronization signal connector (synchronization signal terminal) 33.
- An input switching signal from the CPU 16 is also input to the monitor 5 via the remote connector (remote terminal) 34.
- SD and HD RGB signals are input to the monitor 5 from the analog component video connector 32 via the 3-input switch 35.
- the sync signals SD-SYNC and HD-SYNC are input from the sync signal connector 33 to the monitor 5 through the switch 36.
- the switching switches 35 and 36 are switched in conjunction with an SDZHD selection signal.
- the synchronization signal HD-SYNC is added to the HD G signal by the adder 37 and also input to the switch 36 via the buffer 38.
- the buffer 38 can be switched between an enabled state in which HD-SYNC is passed and a disabled state in which it is turned off by a SYNC-ONZOFF signal.
- the sync signal SD-SYN C or HD-SYNC in the video processor 4 is input to the monitor 5 (as an external sync signal) via the sync signal connector 33, or video is sent from the analog component video connector 32 instead.
- the signal is taken in, and the synchronization signal superimposed on the video signal can be used by synchronizing and separating.
- the video processor 4 has terminals T1 and T2 for picture-in-picture (abbreviated as PinP) on the rear panel and the front panel, respectively.
- the signal is input to channel CH1 of the decoder 78 via 77a. Further, the signal input to the terminal T2 is input to the channel CH2 of the decoder 78 through the notch 77b and the detection circuit 79 for detecting the signal.
- a video signal input from any of the terminals T1 and T2 can be output as a video signal to be displayed on PinP, and a video signal to which, for example, a terminal T2 1 force is also input by the detection circuit 79 Priority is given to display with PinP.
- the detection circuit 79 sends the detection signal to the decoder 78.
- the decoder 78 gives priority to the signal input from CH2 based on the detection signal output from terminal 2, and outputs it to the digital post-stage SD processing circuit 24A or the digital post-stage HD processing circuit 24B, and displays it on PinP. So that you can do it.
- the decoder 78 outputs an input detection signal to the CPU 16, and the CPU 16 sends a control signal to the digital post-stage SD processing circuit 24A or the digital post-stage HD processing circuit 24B based on this signal so that PinP processing is performed. Control.
- a remote signal is input to the monitor 5 from the CPU 16 of the video processor 4 to the remote connector 34.
- This remote signal includes a switching signal for switching the video signal (SDTV and HDTV) input to the monitor 5 (output from the video processor 4 side), OVERSCAN—ONZOFF signal, SYNC—ONZOFF signal, RGBZYPbPr switching, aspect ratio There are switching signals (specifically, 5: 4Z4; 3Z16: 9 switching signals).
- These remote signals are input to the control circuit 41 in the monitor 5 via the remote connector 34, and the control circuit 41 controls each part in the monitor 5 in conjunction with the remote signal.
- the digital serial video signal input to the digital video connector 31 is input to the selection circuit 43 via a deserializer 42 that converts a serial video signal into a parallel video signal (specifically, an YPbPr signal).
- a deserializer 42 that converts a serial video signal into a parallel video signal (specifically, an YPbPr signal).
- an analog component video signal input from the analog component video connector 32 that is, an SDTV or HDTV RGB signal is converted into a digital signal by the AZD converter 44 and input to the selection circuit 43.
- the synchronization signal superimposed on the G signal is separated and extracted by the synchronization separation circuit 45 and input to the selection circuit 46.
- the synchronization signal separated from the deserializer 42 is input to the selection circuit 46.
- the digital video signal selected by the selection circuit 43 is further input to the selection circuit 47 and also input to the selection circuit 47 via the YPbPrZRGB conversion circuit 48 that converts the YPbPr signal as the YZ color difference component signal into an RGB signal. Is done. Note that the Pb and Pr signals are also called B-Y signal and R-Y signal, respectively.
- the signal selected by the selection circuit 47 is an enlargement / reduction circuit 4 that performs enlargement or reduction.
- OSD on-screen display
- the control circuit 41 controls ON / OFF of the screen display by the OSD circuit 51, selection of the selection circuits 43, 46, and 47, and enlargement / reduction by the enlargement / reduction circuit 49.
- the output signal of the OSD circuit 51 is input to a display panel 53 constituted by a liquid crystal display or the like via a display control circuit 52 that performs display control processing.
- An endoscopic image taken by the CCD 9I is displayed.
- the synchronization signal selected by the selection circuit 46 includes a format specifying circuit 54 that performs SDTVZHDTV format specification (discrimination), and a timing control circuit 5 that performs timing control.
- the format specifying circuit 54 sends information of the format specified from the SDTV and HDTV to the control circuit 41 and the timing control circuit 55, and the control circuit 41 performs control corresponding to the specified format.
- timing control circuit 55 sends a timing signal corresponding to the specified format to the display control circuit 52, and the control control circuit 52 performs a display control process corresponding to the specified format.
- the overscan mode is prepared, and the monitor 5 can be used even if the CRT monitor 5A and the LCD monitor 5B are misaligned as shown in FIG. Can be used.
- a CRT monitor 5A and an LCD monitor 5B are shown as representatives.
- the display panel 53 is an LCD display (LCD panel), it corresponds to the LCD monitor 5B.
- the LCD monitor 5B in this case can be overscanned. Then, the video processor 4 outputs the SDTV video signal to the LCD monitor 5B and also outputs the onoscan monitor remote signal.
- the video processor 4 outputs an overscan remote signal to the LCD monitor 5B and displays it on the display panel of the LCD monitor 5B.
- the LCD monitor 5B (as the monitor 5 is used, when the video processor 4 side outputs at least SDTV, the SD image with a 4: 3 aspect ratio is displayed at an aspect ratio of 5: 4. If the overscan mode is set to ON, it can be displayed in the same size as that displayed on the CRT monitor 5A.
- the video processor 4 in this embodiment has a function of displaying in PinP.
- the endoscope image input from the scope 21 is processed so that the external input image serving as the external input can be reduced and superimposed.
- the video processor 4 includes two external input terminals Tl and T2 for PinP input.
- One of the two external input terminals Tl and T2 (specifically, T2) is provided on the same surface as the operation panel of the video processor 4, and the other terminal T1 is provided on the back or side of the video processor 4. ing.
- an input signal is input from an external image output device 58 ⁇ connected to one of two external input terminals Tl and ⁇ 2, the input signal is And display on the display surface of monitor 5.
- an endoscopic image is displayed in the endoscopic image display area Ra on the display surface of the monitor 5, and an example adjacent to the endoscopic image display area Ra.
- the external image input from the external image output device 58A is displayed as a small sub screen in the PinP display area Rb at the lower right.
- FIG. 5 shows the configuration around the signal processor for PinP.
- the video processor 4 has PinP terminals T1 and T2 on the back (rear panel) and operation panel (front panel), respectively.
- the signal input from terminal T1 is input to channel CH1 of decoder 78 via buffer 77a.
- the signal input to the terminal T2 is input to the channel CH2 of the decoder 78 through the notch 77b and the detection circuit 79 for detecting the signal.
- the input signal from the rear side is converted into a digital output signal of the decoder 78 power and the digital rear stage video processing circuit 24 (in FIG. 5, the digital rear stage SD video processing circuit of FIG. 24A and digital post-stage HD video processing circuit 24B are shown together).
- the detection circuit 79 When there is an input signal for front side force, the detection circuit 79 generates an input detection signal and sends this detection signal to the decoder 78 to select channel CH2.
- the decoder 78 inputs the input detection signal to the digital post-stage video processing circuit 24 when an input signal is input from the terminal T1 or T2, and if both inputs are present, the terminal T2 I will give priority to the side.
- the video processor 4 has a function of performing signal processing corresponding to both the scope 2A including the CCD 9 corresponding to SDTV and the scope 2 including the CCD 9 corresponding to HDTV. It is equipped with.
- the video processor 4 also generates SDTV and HDT with different generated resolutions.
- V video signal can be output to the monitor 5 as an external video display device.
- the user can select (instruct) the video signal output from the keyboard 17 and the display form (aspect ratio). I can do it.
- the selection information is sent from the remote connector 34 to the control circuit 41 on the monitor 5 side by the CPU 16, and the control circuit 41 performs signal processing corresponding to this selection on the monitor 5 side and is selected (instructed).
- the video signal can be displayed with the selected aspect ratio.
- the keyboard 17 can be used to select whether to output SDTV or HDTV video signals as output signals, and both SDTV and HDTV output analog component video signals and digital serial video signals. You can also choose.
- the scope ID code of the scope 21 is detected by the scope ID detection circuit 14 in the video processor 4 and sent to the CPU 16 via the detection information. It is done.
- the CPU 16 controls the CCD driver 11 based on the detection information, and drives the CCD 9I mounted on the scope 21.
- the output signal of the CCD9I is converted into a digital signal by the AZD conversion circuit 21 via the analog video processing circuit 12, and after being converted into an RGB signal by color separation, matrix processing, etc. by the digital pre-stage video processing circuit 22.
- the data is written into the memory block 23A or 23B.
- the digital SDTV RGB signal written to the memory block 23A is read out and subjected to enlargement processing, enhancement processing, etc. by the digital post-stage SD processing circuit 24A, and then converted to an SDT V RGB signal serial signal. Then, it is input to the switch 27. Also, the RGB signal of digital HDTV written to memory block 23B is read out. After the digital post-stage HD processing circuit 24B performs enlargement processing, enhancement processing, etc., the HDTV RGB signal cover is converted into a serial video signal, which is then input to the switch 27.
- the digital serial SDTV or HDTV input to the switch 27 is output from the digital video connector 31 to the monitor 5.
- the digital S DTV or digital HDTV RGB signal of the digital post-stage SD processing circuit 24A and the digital post-stage SD processing circuit 24B is converted into an analog signal by the DZA conversion circuits 26A and 26B, respectively, and then passed through the selector 28 to the analog component video connector Output from monitor 32 to monitor 5.
- the synchronization signals SD-SYNC and HD-SYNC generated in the video processor 4 can be output from the synchronization signal connector 33 to the monitor 5.
- the user instructs the CPU 17 to select a signal to be output to the monitor 5 side from the keyboard 17, whereby the video signal instructed to be selected is output to the monitor 5.
- Information corresponding to the selection instruction is sent as a remote signal from the remote connector 34 to the control circuit 41 of the motor 5.
- the user can select a video signal, aspect ratio, and the like output from the video processor 4 to the monitor 5 by performing a selection (instruction) operation from the keyboard 17.
- a selection instruction
- a component video signal RGB signal
- SDI digital serial video signal
- YPbPr signal digital YZ color difference component signal
- the selection information is sent to the control circuit 41 of the monitor 5, and the control circuit 41 controls the signal processing system of the display in the monitor 5 in response to this selection.
- a digital YZ color difference component signal (YPbPr signal) of HDTV is selected, on the monitor 5 side, a digital serial video signal input from the digital video connector 31 passes through the deserializer 42 and is converted into a parallel digital signal. Converted to YPbPr signal as YZ color difference component signal.
- the control circuit 41 controls the selection circuit 43 to pass the signal on the deserializer 42 side according to the information transmitted from the remote connector 34, and further controls the selection circuit 47 to pass the signal on the selection circuit 43 side. To do. Therefore, it is displayed on the display panel 53 of the monitor 5 by the HDTV YPbPr signal.
- the aspect ratio can also be selected, and the display panel 53 is displayed with the selected aspect ratio.
- control circuit 41 switches the selection circuit 47 to pass the output signal of the YPbPrZRG B conversion circuit 48 side. To control.
- the control circuit 41 controls the timing of the synchronization signal from the deserializer 42 via the selection circuit 46. Input to circuit 55.
- control circuit 41 controls the synchronization signal HD—SYNC from the synchronization signal connector 33 to be input to the timing control circuit 55 via the selection circuit 46.
- the sync signal is separated from the RGB signal input from the analog component video connector 32 to the monitor 5 by the sync separation circuit 45. Then, the signal is input to the timing control circuit 55 through the selection circuit 46 that is selected and controlled by the control circuit 41. SD In the case of the sync signal in the case of TV, the operation is almost the same.
- the connection work is simplified and the endoscopic inspection is performed.
- the operability can be improved, the occupied space can be reduced, and the video processor 4 can be downsized.
- information on the video signal output from the video processor 4 side is sent to the control means on the monitor 5 side, and the control means on the monitor 5 side controls the signal processing system inside the monitor 5 according to this information. This eliminates the need for switching work and improves operability.
- the video signal output from the analog component video connector 32 via the selector 28 is a luminance Z color difference component signal, that is, instead of the force RGB signal which is an RGB signal.
- Analog luminance Z color difference component video connector that outputs YPbPr signal may be used.
- the synchronization signal superimposed on the HDTV luminance signal Y is separated by the synchronization separation circuit 45.
- the TV signal output to the monitor 5 is an HDTV signal that is input at PinP, for example, ultrasound diagnosis.
- SDTV format from the external terminal from the device, it is necessary to display after processing the signal to synthesize HDTV and SDTV.
- This modification corresponds to this case.
- This modification also supports the synthesis method when the scope 2A connected to the video processor 4 is an SDTV (more specifically, when the CCD9I installed in the scope 2A is for SDTV). is doing.
- the external SDTV input video signal (after being converted into a digital signal by AZD modification not shown) is input to the field memories 91A and 91B by the controller 92. It is written with a 27MHz clock under control.
- the signal read from the CCD 9B of the HD compatible scope 2B and subjected to analog processing and AZD conversion processing is written to the field memory 93A with a 74 MHz clock under the control of the controller 92.
- the field memory 91A (and 91B) is a memory having 240 pixel lines in the vertical direction as shown in the drawing, and is used for PinP display when the field memory 91A is an HDTV, and the field memory 91B is an SDTV. Used for PinP display in case of.
- the field memory 93A is a memory having 480 pixel lines in the vertical direction.
- the field memories 93A and 91A are read by a 74 MHz clock.
- the signals read from both the field memories 91A and 93A are input to the HD processing circuit 95A via the switching switch S1 which can be switched at high speed by the PinP controller 94.
- the switching switch S1 which can be switched at high speed by the PinP controller 94.
- one of the scope side signal and the external SDTV video signal side is selected with the PinP display frame as the boundary, and a signal in which both signals are superimposed is generated and input to the HD processing circuit 95A. Is done.
- the HD processing circuit 95A receives a 74 MHz clock from the controller 92, performs signal processing corresponding to the HD format in synchronization with this clock, and outputs the output signal to the monitor 5 via the selection switch S2. Is output.
- the selection switch S2 is switched so that the HD processing circuit 95 side is turned on via a CPU (not shown) or the like by a force instruction input from the keyboard 17 or the like.
- the field memory 93B is a memory having 240 pixel lines in the vertical direction as shown in FIG. 7B.
- the field memories 93B and 91B are read with a 27 MHz clock, and the signal from which the field memory 93B is also read is input to the SD processing circuit 95B via the switching switch S3 which is switched at high speed by the PinP controller 94.
- the signal from which the field memory 91B force is also read out is thinned out in both the horizontal and vertical directions by the thinning circuit 96 and then input to the SD processing circuit 95B via the switching switch S3.
- the SD processing circuit 95B receives a 27MHz clock from the controller 92 and performs signal processing corresponding to the SD format in synchronization with this clock.
- the output signal is output to the monitor 5 via the selection switch S2. Is done.
- the SD field image has an image power PinP based on the video signal of the external SD TV with 120 pixel lines in the image by the CCD9A of the SD compatible scope 2A with 240 pixel lines in the vertical direction. Is displayed.
- the digital video signal that has passed through the AZD conversion circuit 21 is input to the YZC separation circuit 101 in the previous stage video processing circuit 22, and separated into the luminance signal Y and the color signal CrZCb (or C). Are then input to the OB correction circuits 102a and 102b, respectively.
- the luminance signal Y and the color signal CrZCb that have been subjected to the optical black correction (OB correction) processing by the OB correction circuits 102a and 102b are respectively input to the delay compensation circuit 103 and the noise reduction filter 104.
- the delay compensation circuit 103 is connected to the luminance signal Y. Delay compensation (corresponding to the delay of the noise reduction filter processing for the color signal CrZCb) is performed, and the delay-compensated luminance signal is input to the LPF 105a in the subsequent stage and subjected to low-pal filter processing.
- the color signal CrZCb output from the noise reduction filter 104 is subjected to a low-pass filter processing by the LPF 105b and then input to the video processing circuit 106 together with the luminance signal Y for further processing.
- the digital pre-stage video processing circuit 22 may be configured such that noise reduction filter processing is performed only on the color signal C after YZC separation, and LPF is arranged in the subsequent stage.
- the following display method may be used.
- Figure 9A shows the display state during normal observation without PinP images. In this display state, the endoscope image display area Ra is displayed at a position closer to the center than the right end.
- the PinP image does not overlap the endoscope image of the endoscope image display area Ra, so that the endoscope image display area Ra is Shift to the opposite side of Rb and display. In this case, the endoscope image display area Ra is shifted to the right and displayed.
- FIG. 10A shows a display example of an endoscopic image during normal observation.
- the display frame R state of the full screen is maintained, and the inside of the endoscope image enlarged in the display frame R is displayed. indicate .
- the enlargement process is performed further than the enlargement state in FIG. 10B.
- the size of the enlarged endoscopic image is the same as the image enlarged from the full screen (the image indicated by the dotted line in FIG. 10C). Therefore, only the part that fits on the full screen is displayed.
- FIG. 11 (A) shows the size of the normal display endoscope image in the endoscope image display area Ra by a solid line.
- the normal monitor display screen that is, the magnification is 1.0
- the enlargement circuit (enlargement Z reduction circuit shown in FIG. 12) performs the enlargement process by the electronic zoom to perform the operation shown in FIG. As shown in the upper and lower rows, 1. Enlarge and display.
- dotted lines Ib and lb ' indicate the size when the entire endoscopic image in the state of Fig. 11 (B) is multiplied by 1.2. Actually, only the portion that fits in the endoscope image display area Ra is enlarged and displayed. This enlarged display part is shown by the dotted line lb "in Fig. 11 (A).
- dotted lines Ic and Ic ′ indicate the size when the entire endoscope image in the state of FIG. 11B is doubled. Actually, only the portion that fits in the endoscope image display area Ra is enlarged and displayed. This magnified portion is indicated by dotted line 1 in Fig. 11 (A). It becomes a part.
- FIG. 12 shows a configuration of the enlargement / reduction circuit 111 that performs enlargement / reduction processing by electronic zoom processing provided in the digital post-stage SD processing circuit 24A, for example.
- a case of a luminance signal will be described (the color signal side has the same configuration and processing). Since the signal data stored in the memory 112 (in the example of FIG. 1, the luminance signal storage memory of the memory block 23A) corresponds to the read signal (address) by the read signal of the control signal generation circuit 113, the pixel data is read. The pixel data is input to the interpolation circuit 114.
- the interpolation circuit 114 uses the coefficient output from the control signal generation circuit 113 to interpolate the pixel data input from the memory 112 by multiplication or the like, and the post-interpolation pixel data is stored in the sub-memory 115. Store.
- the external keyboard 17 and the power of the enlargement switch are also input to the coefficient control circuit 116, and the coefficient control circuit 116 stores the coefficient information corresponding to the magnification instruction.
- the coefficient information corresponding to the magnification instructed to be enlarged is read from the storage ROM 117 and sent to the control signal generation circuit 113.
- FIGS. 13 (A) and 13 (B) show the data before interpolation and the data after interpolation in the case of enlargement processing, for example, 3Z2 (1.5) times.
- the video signal strengths of 2 pixels shown in AO-Al, A1-B2 are generated by interpolation of adjacent images, and the information for 3 pixels shown in B2-B2, B2-B3 is generated.
- the data after interpolation is generated as follows by weighting adjacent pixels based on the distance to the origin position (AO- ⁇ 2) of the video signal that is the original image.
- the interpolated data is stored in the sub memory 115, and by reading the stored data from the sub memory 115, the data enlarged by 3Z2 times is output to the subsequent stage side.
- the video corresponding to the display setting (aspect ratio setting) on the LCD monitor 5B side is displayed.
- the enlargement ratio is set on the processor 4 side.
- the left side shows the HDTV format image size
- the right side shows the display size on the LCD monitor 5B.
- the HDTV format is 1920 x 1080 pixels in the horizontal and vertical directions.
- the display pixels of the LCD monitor 5B are 1280 X 1024 pixels in the horizontal and vertical directions!
- the aspect ratio for HDTV display can be selected from 4: 3, 5: 4, and 16: 9.
- the video processor 4 side cuts out 1440 ⁇ 1080 pixels in the 4: 3 mode as shown in FIG. 14A. Also, as shown in FIG. 14B, in the 5: 4 mode, 1280 X 1024 is cut out on the video processor 4 side.
- the enlarged video signal can be displayed in the horizontal size of the display size of the L CD monitor 5B shown on the right side of each of FIGS. 14A and 14B (the display size of the L CD monitor 5B). Display as shown by the shaded area in).
- the 16: 9 mode is expanded as the 4: 3 mode.
- FIG. 15 shows an endoscope system 1C according to a first modification. This endoscope system 1C 2C, light source device 3, video processor 4C and monitor 5C.
- the scope 2C has the same configuration as the scope 21 in FIG. 1 in the scope 21 in FIG. 1, and the scope ID detection circuit is also provided on the video processor 4C side. A configuration with 14 is acceptable.
- the CCD 9 built in the scope 2C reads out the photoelectrically converted CCD output signal by applying the CCD drive signal from the CCD driver 11C in the video processor 4C, and sends it to the pre-stage video processing circuit 61 in the video processor 4C. Input and CDS processing is performed.
- CCD9 represents the SDTV compatible CCD9A and the HDTV compatible CCD9B.
- the analog output signal output from the pre-stage video processing circuit 61 is input to the SD processing circuit 62A and the HD processing circuit 62B.
- the output signal of the SD processing circuit 62A is input to the selection circuit 63A, and is also input to the selection circuit 63A via the YPbPrZRGB conversion circuit 64A that converts the YPbPr signal to an RGB signal.
- the output signal of the HD processing circuit 62B is input to the selection circuit 63B, and also input to the selection circuit 63B via the YPbPrZRGB conversion circuit 64B that converts the YPbPr signal to an RGB signal.
- Signal selection by these selection circuits 63A and 63B is controlled by a control signal from the control circuit 65.
- the control circuit 65 is connected to a keyboard 17 as an instruction means, and the control circuit 65 performs selection control corresponding to the selection instruction by performing an input operation of the selection instruction from the keyboard 17.
- the SDTV YPbPr signal or RGB signal output from the selection circuit 63A is input to the SDZHD selection circuit 66 for SDZHD selection, and SYNC for SYNC superposition.
- the signal is output from the analog video connector 68 via the superimposing circuit 67A to the monitor 5C as an external device connected to the analog video connector 68.
- the HDTV YPbPr signal or RGB signal output from the selection circuit 63B is input to the SDZHD selection circuit 66 that performs SD ZHD selection and an analog video connector 68 via the SYNC superposition circuit 67B that performs SYNC superposition. Output an analog video signal.
- the SDZHD selection circuit 66 also receives a video signal from an external image filing device, for example, and selects the video signal from the image filing device by an instruction operation from the keyboard 17, and the video signal from the video connector 68. Can also be output.
- the control circuit 65 also controls SDZHD selection by the SDZHD selection circuit 66.
- the control circuit 65 is connected to a monitor control circuit 71 on the monitor 5C side via a remote connector 69.
- the monitor control circuit 71 receives the remote control signal from the control circuit 65 that performs control corresponding to the instruction operation by the keyboard 17 and controls each part in the monitor 5C in conjunction with the video processor 4C side. .
- the video signal input to the monitor 5C from the analog video connector 68 is input to the sync separation circuit 72, and the sync signal is separated and input to the selection circuit 73.
- the video signal is input from the YPbPr signal.
- the signal is input to the selection circuit 73 via the YPbPrZRGB conversion circuit 74 for converting to an RGB signal.
- the video signal output from the selection circuit 73 is input to the display panel 76 via the display control circuit 75, and an endoscopic image captured by the CCD 9 can be displayed on the display panel 76.
- the monitor control circuit 71 controls the selection by the selection circuit 73 and the display processing by the display control circuit 75 in response to the remote control signal of the control circuit 65 side power.
- an analog video signal is monitored by using the common video connector 68, and any one of the RGB and YPbPr signals in the SDTV or HDTV with different resolutions is input by an instruction input from the keyboard 17. It can be output to 5C.
- the monitor control circuit 71 responds to an instruction from the keyboard 17. Perform appropriate control. For example, when an instruction is input to output the HDTV YPbPr signal from the keyboard 17, the control circuit 65 controls the selection of the SDZHD selection circuit 66 and outputs the HDTV YPbPr signal from the video connector 68.
- the YPbPr signal passes through the sync separation circuit 72 and is further input to the display control circuit 75 via the selection circuit 73.
- the display control circuit 75 further performs display control processing in accordance with information such as the aspect ratio (instructed by the keyboard 17) from the monitor control circuit 71, and captures images on the display panel 76 using the YPbPr signal with the CCD9. Display the endoscopic image.
- RGB signal as analog SDTV and HDTV component signal can be selected and output by common video connector 68, and YPbPr signal as luminance SD color difference component signal of analog SD TV and HDTV can be selected. Then, it is a matter of output.
- connection work can be simplified and the operability can be improved.
- the video connector 68 outputs an analog video signal.
- a digital video signal may be output. In this case, the effect is almost the same. You can also combine both to output both analog and digital video signals.
- a video processor is provided as an endoscope signal processing apparatus including a conversion circuit that converts a high-resolution video signal into a low-resolution video signal.
- Japanese Patent Laid-Open No. 2004-335 discloses an endoscope apparatus that can output two types of video signals for SDTV and HDTV.
- an object of the present invention is to provide an endoscopic signal processing device that can reduce the cost and control load of the control means by sharing a part of the two signal processing circuits of SDTV and HDTV. In order to achieve the purpose, the following configuration is adopted.
- FIG. 16 shows a video processor 4D in the second modification.
- This video processor 4D outputs an HDTV or SDTV video signal to a monitor 5 that displays a video signal, and inputs a recording device (specifically, an input of a composite video signal of an SDTV other than the monitor 5). SDTV signals are output to external devices that support the above.
- the purpose of this modification is to reduce the circuit scale and reduce the cost by simplifying the circuit scale because the circuit scale becomes large when each signal processing for HDTV and SDTV video signals is performed as in the first embodiment. It is said. Furthermore, the monitor 5 is also intended to output SDTV that can display with good image quality even during SDTV observation.
- the CCD output signal is branched and input to the SD video processing circuit 62A and the HD video processing circuit 62B via the preceding video processing circuit 61.
- the CCD output signal is displayed on the SD-OSD circuit after the SDTV signal processing circuit 62A and HD video processing circuit 62B perform signal processing corresponding to SDTV and signal processing corresponding to HDTV, respectively, and then display the menu and graphics.
- the OSD circuit 81B performs processing of generating OSD images such as menu images and graphic images corresponding to SDTV and HDTV, respectively, and generates SDTV and HDTV generated from the CCD output signal. An OSD image is superimposed on the video signal.
- the output signal of the HD-OSD circuit 81B passes through the selection circuit 82, becomes a monitor output signal from the component video signal connector 68A, and downconverts the resolution from HDTV to SDTV to the lower video signal HDZSD
- the signal is input to the selection circuit 84 via the conversion circuit 83.
- the output signal of the SD-OSD circuit 81A is input to the selection circuit 84, and the signal selected by the selection circuit 84 is input to the selection circuit 82 and the (SDTV component).
- the composite video signal connector 68B (from the SDTV) via the encoder 85 that converts the composite video signal to the composite video signal is also a recording output signal that is output to the recording device.
- the CPU 86 serving as a control unit controls the ON-ZOFF of the on-screen processing of the SD-OSD circuit 81A and the HD-OSD circuit 81B and the selection of the selection circuits 82 and 84 based on the instruction input from the keyboard 17.
- Fig. 17 shows the contents of ZOFF and signal selection for each part when HDTV or SDTV is selected using the keyboard 17.
- the HDTV that has passed through the HD-OSD circuit 81 B is output from the connector 68 A to the monitor 5 through the selection circuit 82.
- the HDTV input to the selection circuit 82 is generated as a down-compressed SDTV by the HDZSD conversion circuit 83.
- This SDTV is converted into a composite video signal through the encoder 85 and then recorded from the connector 68B. Output to the device.
- the SDTV that has passed through the SD-OSD circuit 62 A is output to the selection circuit 82 via the selection circuit 84, and the connector 68 A force is also output to the monitor 5 through this selection circuit 82.
- the connector 68B force is also output to the recording device.
- an HDTV signal processing circuit is provided, and an SDTV video signal is converted by a down-conversion circuit (HD ZSD conversion circuit 83) that converts the resolution of the HDTV video signal by the HDTV signal processing circuit. To generate.
- a down-conversion circuit HD ZSD conversion circuit 83
- the method of generating the SDTV video signal to be output to the recording external device is changed according to the type of signal (HDTV / SDTV) observed on the monitor 5. Specifically, when observing with HDTV, monitor 5 operates the signal processing circuit for HDTV and the down-conversion circuit, and outputs the SDTV output generated by down-conversion to an external device other than monitor 5.
- the cost can be reduced without degrading the image quality during observation by outputting the composite video signal through the encoder 85 to external devices other than the monitor 5 without operating the down-conversion. .
- the HDTV and SDTV with good image quality can be output on the monitor 5 side with a small circuit scale, and the SDTV can also be output to an external device that supports SDTV signals. You can also
- the video processor 4D of this modification it can be achieved by reducing the size and weight and reducing the cost.
- performing signal processing as described below has the effect of being able to cope with simple signal processing.
- FIG. 18 shows a configuration of a peripheral portion of the memory circuit 120 that can be used as the HDZSD conversion circuit 83 shown in FIG. 16, for example.
- the luminance signal Y is written to the luminance A field memory 121A and the luminance B field memory 121B by the write clock WCLK and read by the read clock RCLK.
- the writing and reading of the luminance A field memory 121A are controlled by a write enable signal YWE1 and a read enable signal YRE1.
- the writing and reading of the luminance B field memory 121B are controlled by a write enable signal YWE2 and a read enable signal YRE2.
- the color difference signal C is written in the color difference A field memory 122A and the color difference B field memory 122B by the write clock WCLK and read by the read clock R CLK, respectively.
- writing to and reading from the color difference field memory 122A are controlled by the write enable signal CWE1 and the read enable signal CRE1.
- writing and reading to the color difference B field memory 122B are controlled by a write enable signal CWE2 and a read enable signal CRE2.
- FIG. 19 is an explanatory diagram of an operation for generating a signal for SDTV display from the luminance signal of the HD-ready CCD 9B using the luminance A field memory 121 A and the luminance B field memory 121 B of FIG. .
- the color difference signal C also operates in the same way. For this reason, the following description will be made using only the A field memory 121A and the B field memory 121B.
- the HDTV compatible CCD 9B has 1080 effective pixels.
- This CCD9B has 1280 pixels in the horizontal direction.
- a frame image captured by the number of 960 pixels excluding a part of the upper end and the lower end in the vertical direction of the effective pixels of the CCD 9B is used.
- each field image in the SDTV format with a pixel size of the vertical pixel count (pixel line) force S240 is output and displayed for each even and odd field.
- Figure 20 (A) shows the effective pixels of the HDTV compatible CCD9B and the SDTV, as in Figure 19 (A).
- Figure 19 (A) When using, use the number of 960 pixels excluding the top and bottom of the vertical direction.
- the interlaced signal read from CCD9B in Fig. 20 (A) shows that the odd (Odd) line is in A field memory 121A, and the even (Even) line is in B Each is written to the field memory 121B.
- the A field memory 121 A and the B field memory 121B have a storage capacity of 240 pixels in the vertical direction!
- each field image written interlaced alternately in the A field memory 121A and the B field memory 121B shown in FIG. 20 (B) is read out in the interlace, and as shown in FIG. 20 (C). Displayed as an SDTV interlaced field image.
- FIG. 21 shows a timing chart of writing and reading operations from the exposure (imaging by the CCD 9B) to the field memories 121A and 121B corresponding to this method.
- the image captured (exposed) by the CCD 9B only the Odd field, for example, is used as a read video signal by interlacing. Note that the image of the Even field is swept away without using the CCD 9B force.
- the video signal in the Odd field is alternately written to the A field memory 121A and the B field memory 121B in an interlaced manner by the write enable signals YWE1 and YWE2. Then, after this writing, a frame reset is performed.
- the read video signal read out in synchronization with the horizontal synchronization signal is alternately set to the write enable signals YWE1 and YWE2 according to the determination of the Odd line and Even line by the line select signal. . Then, the field images by the interlace for SDTV are respectively stored in the A field memory 121A and the B field memory 121B which are alternately enabled.
- each Odd / Even field for interlace reading from the CCD is determined by the Odd ZEven determination signal.
- the Odd ZEven determination signal For example, in the Odd field, read enable The signal YRE1 is applied to the A field memory 121A, and the read enable signal YRE2 is applied to the B field memory 121B in the Even field.
- an interlaced field video signal corresponding to the SDTV format stored in the A field memory 121A is output, and in the Even field, stored in the B field memory 121B. Interlaced field video signal corresponding to the SDTV format is output.
- the first method (the first method) is superior when focusing on movement, and when the still image is displayed as a frame image, the second method can display an image with less blur. .
- an HDTV-compatible CCD with an effective number of pixels other than the above 1280 x 1080 can be output as an SDTV signal by adding an aspect conversion circuit (enlarged Z reduction circuit). Is possible.
- a plurality of types of video signals having different resolutions can be output to an external monitor or the like with a common video signal output connector force, simplifying troublesome connection work, and improving operability. Can be improved.
- the SDTV video signal and HDTV video signal are generated by performing signal processing to generate an SDTV video signal and an HDTV video signal in accordance with the image sensor mounted on the endoscope inserted into the body.
- a common video connector power can be selectively output, and the display process of an external monitor to which video signals are input in conjunction with the selection can be linked to simplify the connection work. Made it easier to do.
Landscapes
- Health & Medical Sciences (AREA)
- Life Sciences & Earth Sciences (AREA)
- Surgery (AREA)
- Biomedical Technology (AREA)
- Medical Informatics (AREA)
- Optics & Photonics (AREA)
- Pathology (AREA)
- Radiology & Medical Imaging (AREA)
- Biophysics (AREA)
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Heart & Thoracic Surgery (AREA)
- Nuclear Medicine, Radiotherapy & Molecular Imaging (AREA)
- Molecular Biology (AREA)
- Animal Behavior & Ethology (AREA)
- General Health & Medical Sciences (AREA)
- Public Health (AREA)
- Veterinary Medicine (AREA)
- Endoscopes (AREA)
- Closed-Circuit Television Systems (AREA)
- Instruments For Viewing The Inside Of Hollow Bodies (AREA)
- Studio Devices (AREA)
Abstract
Description
Claims
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP05767454A EP1779766B1 (en) | 2004-08-05 | 2005-07-29 | Signal processing device for endoscope |
DE602005016428T DE602005016428D1 (de) | 2004-08-05 | 2005-07-29 | Endoskopsignalverarbeitungsvorrichtung |
US11/701,197 US8189041B2 (en) | 2004-08-05 | 2007-02-01 | Endoscope signal processing apparatus |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2004-229713 | 2004-08-05 | ||
JP2004229713A JP3938774B2 (ja) | 2004-08-05 | 2004-08-05 | 内視鏡用信号処理装置、内視鏡用信号用モニタおよび内視鏡システム |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/701,197 Continuation US8189041B2 (en) | 2004-08-05 | 2007-02-01 | Endoscope signal processing apparatus |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2006013795A1 true WO2006013795A1 (ja) | 2006-02-09 |
Family
ID=35787081
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/JP2005/013966 WO2006013795A1 (ja) | 2004-08-05 | 2005-07-29 | 内視鏡用信号処理装置 |
Country Status (6)
Country | Link |
---|---|
US (1) | US8189041B2 (ja) |
EP (1) | EP1779766B1 (ja) |
JP (1) | JP3938774B2 (ja) |
CN (1) | CN100508873C (ja) |
DE (1) | DE602005016428D1 (ja) |
WO (1) | WO2006013795A1 (ja) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2006132154A1 (ja) | 2005-06-06 | 2006-12-14 | Olympus Medical Systems Corp. | 内視鏡用画像処理装置 |
Families Citing this family (43)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP5022633B2 (ja) * | 2006-05-29 | 2012-09-12 | Hoya株式会社 | 内視鏡プロセッサおよび内視鏡システム |
JP2008072279A (ja) * | 2006-09-13 | 2008-03-27 | Sony Corp | 映像情報処理装置及び映像情報処理方法、並びにコンピュータ・プログラム |
JP2008086667A (ja) * | 2006-10-04 | 2008-04-17 | Olympus Medical Systems Corp | 医療用画像処理装置 |
JP5153192B2 (ja) * | 2007-04-02 | 2013-02-27 | キヤノン株式会社 | 画像処理装置、画像処理方法、及びプログラム |
JP2010142464A (ja) * | 2008-12-19 | 2010-07-01 | Panasonic Corp | 画像処理装置および画像入力装置 |
US9402533B2 (en) | 2011-03-07 | 2016-08-02 | Endochoice Innovation Center Ltd. | Endoscope circuit board assembly |
WO2012038958A2 (en) | 2010-09-20 | 2012-03-29 | Peermedical Ltd. | Multi-camera endoscope having fluid channels |
US9642513B2 (en) | 2009-06-18 | 2017-05-09 | Endochoice Inc. | Compact multi-viewing element endoscope system |
US9713417B2 (en) | 2009-06-18 | 2017-07-25 | Endochoice, Inc. | Image capture assembly for use in a multi-viewing elements endoscope |
US10165929B2 (en) | 2009-06-18 | 2019-01-01 | Endochoice, Inc. | Compact multi-viewing element endoscope system |
US11547275B2 (en) | 2009-06-18 | 2023-01-10 | Endochoice, Inc. | Compact multi-viewing element endoscope system |
US11864734B2 (en) | 2009-06-18 | 2024-01-09 | Endochoice, Inc. | Multi-camera endoscope |
US9492063B2 (en) | 2009-06-18 | 2016-11-15 | Endochoice Innovation Center Ltd. | Multi-viewing element endoscope |
US9872609B2 (en) | 2009-06-18 | 2018-01-23 | Endochoice Innovation Center Ltd. | Multi-camera endoscope |
US8926502B2 (en) | 2011-03-07 | 2015-01-06 | Endochoice, Inc. | Multi camera endoscope having a side service channel |
US9706903B2 (en) | 2009-06-18 | 2017-07-18 | Endochoice, Inc. | Multiple viewing elements endoscope system with modular imaging units |
EP3811847A1 (en) | 2009-06-18 | 2021-04-28 | EndoChoice, Inc. | Multi-camera endoscope |
US9101268B2 (en) | 2009-06-18 | 2015-08-11 | Endochoice Innovation Center Ltd. | Multi-camera endoscope |
US9101287B2 (en) | 2011-03-07 | 2015-08-11 | Endochoice Innovation Center Ltd. | Multi camera endoscope assembly having multiple working channels |
US11278190B2 (en) | 2009-06-18 | 2022-03-22 | Endochoice, Inc. | Multi-viewing element endoscope |
US9901244B2 (en) | 2009-06-18 | 2018-02-27 | Endochoice, Inc. | Circuit board assembly of a multiple viewing elements endoscope |
WO2011039839A1 (ja) * | 2009-09-29 | 2011-04-07 | オリンパス株式会社 | 内視鏡システム |
US9560953B2 (en) | 2010-09-20 | 2017-02-07 | Endochoice, Inc. | Operational interface in a multi-viewing element endoscope |
JP5944912B2 (ja) | 2010-10-28 | 2016-07-05 | エンドチョイス イノベーション センター リミテッド | マルチセンサ内視鏡のための光学系 |
EP3420886B8 (en) | 2010-12-09 | 2020-07-15 | EndoChoice, Inc. | Flexible electronic circuit board multi-camera endoscope |
US11889986B2 (en) | 2010-12-09 | 2024-02-06 | Endochoice, Inc. | Flexible electronic circuit board for a multi-camera endoscope |
JP6054874B2 (ja) | 2010-12-09 | 2016-12-27 | エンドチョイス イノベーション センター リミテッド | マルチカメラ内視鏡用フレキシブル電子回路基板 |
CN103491854B (zh) | 2011-02-07 | 2016-08-24 | 恩多卓斯创新中心有限公司 | 用于多摄影机内窥镜的多元件罩 |
RU2605435C2 (ru) * | 2011-06-14 | 2016-12-20 | Конинклейке Филипс Н.В. | Графическая обработка для видео с расширенным динамическим диапазоном |
JP5767037B2 (ja) * | 2011-06-20 | 2015-08-19 | オリンパス株式会社 | 電子内視鏡装置 |
JP5932293B2 (ja) * | 2011-10-31 | 2016-06-08 | キヤノン株式会社 | 画像出力装置 |
EP2604172B1 (en) | 2011-12-13 | 2015-08-12 | EndoChoice Innovation Center Ltd. | Rotatable connector for an endoscope |
CA2798716A1 (en) | 2011-12-13 | 2013-06-13 | Peermedical Ltd. | Removable tip endoscope |
US9560954B2 (en) | 2012-07-24 | 2017-02-07 | Endochoice, Inc. | Connector for use with endoscope |
TWI488603B (zh) * | 2012-10-29 | 2015-06-21 | Three In One Ent Co Ltd | 內視鏡主機及內視鏡訊號處理方法 |
JP5690450B2 (ja) | 2012-12-26 | 2015-03-25 | オリンパスメディカルシステムズ株式会社 | 画像記録装置 |
US9993142B2 (en) | 2013-03-28 | 2018-06-12 | Endochoice, Inc. | Fluid distribution device for a multiple viewing elements endoscope |
US9986899B2 (en) | 2013-03-28 | 2018-06-05 | Endochoice, Inc. | Manifold for a multiple viewing elements endoscope |
US10499794B2 (en) | 2013-05-09 | 2019-12-10 | Endochoice, Inc. | Operational interface in a multi-viewing element endoscope |
WO2015115208A1 (ja) * | 2014-01-29 | 2015-08-06 | オリンパス株式会社 | 映像出力装置 |
JP6557451B2 (ja) * | 2014-05-07 | 2019-08-07 | キヤノン株式会社 | 撮像装置およびその制御方法ならびにプログラム |
CN106063260B (zh) * | 2014-05-08 | 2018-04-03 | 奥林巴斯株式会社 | 视频处理器、视频处理器的工作方法 |
CN105974577A (zh) * | 2016-06-15 | 2016-09-28 | 珠海普生医疗科技有限公司 | 防撞头结构及工作器件 |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH04253831A (ja) * | 1991-02-05 | 1992-09-09 | Fuji Photo Optical Co Ltd | 電子内視鏡装置 |
JP2004000335A (ja) * | 2002-05-31 | 2004-01-08 | Olympus Corp | 電子内視鏡装置 |
JP2005296534A (ja) * | 2004-04-16 | 2005-10-27 | Fujinon Corp | 電子内視鏡装置 |
Family Cites Families (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP3034733B2 (ja) | 1992-09-30 | 2000-04-17 | オリンパス光学工業株式会社 | 内視鏡システム |
JP3312766B2 (ja) * | 1993-03-30 | 2002-08-12 | オリンパス光学工業株式会社 | 電子内視鏡装置 |
JP2001177824A (ja) * | 1999-12-17 | 2001-06-29 | Asahi Optical Co Ltd | 電子内視鏡用信号切替装置 |
JP4172898B2 (ja) * | 2000-05-31 | 2008-10-29 | Hoya株式会社 | 電子内視鏡装置 |
JP2003024272A (ja) * | 2001-07-18 | 2003-01-28 | Olympus Optical Co Ltd | 信号処理装置 |
US6982763B2 (en) * | 2001-08-01 | 2006-01-03 | Ge Medical Systems Global Technology Company, Llc | Video standards converter |
JP2004008329A (ja) * | 2002-06-04 | 2004-01-15 | Olympus Corp | 内視鏡用制御装置及びポートリプリケータ |
US8328793B2 (en) * | 2002-12-13 | 2012-12-11 | Brainlab Ag | Device, system and method for integrating different medically applicable apparatuses |
-
2004
- 2004-08-05 JP JP2004229713A patent/JP3938774B2/ja not_active Expired - Fee Related
-
2005
- 2005-07-29 WO PCT/JP2005/013966 patent/WO2006013795A1/ja active Application Filing
- 2005-07-29 EP EP05767454A patent/EP1779766B1/en not_active Expired - Fee Related
- 2005-07-29 DE DE602005016428T patent/DE602005016428D1/de active Active
- 2005-07-29 CN CNB2005800265834A patent/CN100508873C/zh not_active Expired - Fee Related
-
2007
- 2007-02-01 US US11/701,197 patent/US8189041B2/en active Active
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH04253831A (ja) * | 1991-02-05 | 1992-09-09 | Fuji Photo Optical Co Ltd | 電子内視鏡装置 |
JP2004000335A (ja) * | 2002-05-31 | 2004-01-08 | Olympus Corp | 電子内視鏡装置 |
JP2005296534A (ja) * | 2004-04-16 | 2005-10-27 | Fujinon Corp | 電子内視鏡装置 |
Non-Patent Citations (1)
Title |
---|
See also references of EP1779766A4 * |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2006132154A1 (ja) | 2005-06-06 | 2006-12-14 | Olympus Medical Systems Corp. | 内視鏡用画像処理装置 |
EP1889564A1 (en) * | 2005-06-06 | 2008-02-20 | Olympus Medical Systems Corp. | Endoscope image processing device |
EP1889564A4 (en) * | 2005-06-06 | 2010-11-03 | Olympus Medical Systems Corp | IMAGE PROCESSING DEVICE WITH ENDOSCOPE |
US8587644B2 (en) | 2005-06-06 | 2013-11-19 | Olympus Medical Systems Corp. | Image processing apparatus for endoscope |
Also Published As
Publication number | Publication date |
---|---|
EP1779766A1 (en) | 2007-05-02 |
CN1993078A (zh) | 2007-07-04 |
EP1779766A4 (en) | 2008-03-19 |
DE602005016428D1 (de) | 2009-10-15 |
CN100508873C (zh) | 2009-07-08 |
JP3938774B2 (ja) | 2007-06-27 |
JP2006043207A (ja) | 2006-02-16 |
US20070139522A1 (en) | 2007-06-21 |
EP1779766B1 (en) | 2009-09-02 |
US8189041B2 (en) | 2012-05-29 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP3938774B2 (ja) | 内視鏡用信号処理装置、内視鏡用信号用モニタおよび内視鏡システム | |
JP4435029B2 (ja) | 内視鏡装置 | |
EP3335619B1 (en) | Modular medical imaging system | |
EP1492350B1 (en) | Pickup system | |
WO2003101285A1 (fr) | Dispositif endoscope electronique | |
US20050174428A1 (en) | Electronic endoscope apparatus capable of converting images into HDTV system | |
US10104331B2 (en) | Camera control unit with stereoscopic video recording and archive | |
JP4261673B2 (ja) | デジタル出力可能な電子内視鏡装置 | |
JP4709784B2 (ja) | 内視鏡用信号処理装置 | |
JP2004522364A (ja) | 映像監視システムの映像出力方法 | |
JP2002209838A (ja) | 内視鏡撮像装置 | |
JP2000258697A (ja) | 立体内視鏡システム | |
JP3967060B2 (ja) | 電子内視鏡装置 | |
JP2002044682A (ja) | デジタル映像信号を出力する電子内視鏡装置とデジタル映像信号を受信するデコーダを備えた電子内視鏡システム | |
JP3588409B2 (ja) | 表示切り替え式デジタルカメラ | |
JPH10328145A (ja) | 電子内視鏡システム装置 | |
JP2003325443A (ja) | 電子内視鏡装置 | |
JP5316199B2 (ja) | 表示制御装置、表示制御方法及びプログラム | |
JP2005012346A (ja) | ビデオカメラ装置及びそれに用いられる走査変換回路 | |
JP2687346B2 (ja) | 映像処理方法 | |
JPH11103471A (ja) | 映像信号処理装置 | |
JP2008005100A (ja) | 画像生成装置及び画像表示装置 | |
JP3777723B2 (ja) | 電子スチルカメラ | |
JP2970592B2 (ja) | 映像処理方法 | |
JP3670726B2 (ja) | 電子内視鏡装置 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A1 Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BW BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE EG ES FI GB GD GE GH GM HR HU ID IL IN IS KE KG KM KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NA NG NI NO NZ OM PG PH PL PT RO RU SC SD SE SG SK SL SM SY TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW |
|
AL | Designated countries for regional patents |
Kind code of ref document: A1 Designated state(s): GM KE LS MW MZ NA SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IS IT LT LU LV MC NL PL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
WWE | Wipo information: entry into national phase |
Ref document number: 2005767454 Country of ref document: EP Ref document number: 11701197 Country of ref document: US |
|
WWE | Wipo information: entry into national phase |
Ref document number: 200580026583.4 Country of ref document: CN |
|
NENP | Non-entry into the national phase |
Ref country code: DE |
|
WWP | Wipo information: published in national office |
Ref document number: 2005767454 Country of ref document: EP |
|
WWP | Wipo information: published in national office |
Ref document number: 11701197 Country of ref document: US |