WO2005081142A1 - 素子配置チェック装置とプリント基板設計装置 - Google Patents
素子配置チェック装置とプリント基板設計装置 Download PDFInfo
- Publication number
- WO2005081142A1 WO2005081142A1 PCT/JP2005/002127 JP2005002127W WO2005081142A1 WO 2005081142 A1 WO2005081142 A1 WO 2005081142A1 JP 2005002127 W JP2005002127 W JP 2005002127W WO 2005081142 A1 WO2005081142 A1 WO 2005081142A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- power supply
- wiring
- supply terminal
- via hole
- power
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F30/00—Computer-aided design [CAD]
- G06F30/30—Circuit design
- G06F30/36—Circuit design at the analogue level
- G06F30/367—Design verification, e.g. using simulation, simulation program with integrated circuit emphasis [SPICE], direct methods or relaxation methods
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F30/00—Computer-aided design [CAD]
- G06F30/30—Circuit design
- G06F30/39—Circuit design at the physical level
- G06F30/398—Design verification or optimisation, e.g. using design rule check [DRC], layout versus schematics [LVS] or finite element methods [FEM]
Definitions
- the present invention relates to a device arrangement check device for a printed circuit board and a printed circuit board design device, and more particularly to a device arrangement check device for a bypass capacitor arranged near a power supply terminal of a semiconductor integrated circuit.
- a bypass capacitor is usually arranged near a power supply terminal of each semiconductor integrated circuit.
- a bypass capacitor when a high-speed semiconductor integrated circuit performs switching, a bypass capacitor returns high-frequency energy (high-frequency component) to the power supply plane by returning a through current generated at the power supply terminal to the ground near the power supply terminal. It is known to play a role of eliminating propagation and a role of supplying DC power to a semiconductor integrated circuit.
- the high-frequency energy from the power supply terminal is not sufficiently removed, spreads over the power supply plane, and may be a source of radiation noise.
- the order of connection between the bypass capacitors and the power supply via holes to the power plane is important when considering the power supply pin force, the distance to the bypass capacitor, and the power supply pin force beyond the capacitance value alone. It becomes. If the power supply via hole to the power supply plane is closer to the power supply terminal than the bypass capacitor, The generated through-current S, which enters the power plane before being returned to the ground by the bypass capacitor, reduces the power decoupling effect.
- Patent Document 1 discloses a check method for determining whether to insert a decoupling capacitor inserted near a power supply terminal of a semiconductor integrated circuit, an optimum insertion position, and an optimum capacitance value. Or a check device is proposed.
- Patent Document 1 Japanese Patent Application Laid-Open No. 2002-16337
- the present invention provides a check capable of checking the connection order of the power supply decoupling element such as a bypass capacitor and the power supply via hole to the power supply plane for supplying DC power to the power supply terminal when the power supply terminal power of the semiconductor integrated circuit is also observed.
- the purpose is to provide a device and a printed circuit board design device.
- an element arrangement checking device provides a power supply terminal of the semiconductor integrated circuit and a power supply decoupling for the power supply terminal on a mounting surface on which a semiconductor integrated circuit is mounted.
- An apparatus for checking an element arrangement of a printed circuit board comprising: a wiring connected to an element, wherein the wiring is connected to a power supply plane for supplying DC power to the power supply terminal via a power supply via hole.
- An element distance detecting means for detecting a first wiring length between the power supply decoupling element and the power supply terminal, a power supply via hole distance detecting means for detecting a second wiring length between the power supply via hole and the power supply terminal; And determining means for determining a positional relationship between the power supply decoupling element and the power supply via hole with respect to the power supply terminal based on the first wiring length and the second wiring length. It is characterized by
- the device arrangement checking device configured as described above provides a first wiring length between the power supply terminal and the power supply decoupling element of the semiconductor integrated circuit, and a first wiring length between the power supply terminal and the power supply via hole. By checking the positional relationship such as the connection order of the power supply decoupling element and the power supply via hole based on the second wiring length, it is easy to determine whether the positional relationship is such that high-frequency components can be effectively removed. Can be determined.
- the printed circuit board element arrangement checking apparatus and the printed circuit board designing apparatus it is possible to check whether or not the connection order is effective for reducing the radiation noise of the printed circuit board. From the viewpoint of Magnetic Compatibility design, it is possible to design a printed circuit board with higher perfection.
- FIG. 1 is a block diagram showing a configuration of a printed circuit board element arrangement check device according to a first embodiment of the present invention.
- FIG. 2 is a flowchart showing a processing procedure in the printed circuit board element arrangement checking device according to the first embodiment.
- FIG. 3 is an element arrangement diagram showing an example of checking using the printed circuit board element arrangement check device according to the first embodiment.
- FIG. 4 is a flowchart showing a processing procedure in the printed circuit board element arrangement checking device according to the second embodiment of the present invention.
- FIG. 5 is an element arrangement diagram showing an example of checking using a printed circuit board element arrangement check device according to a second embodiment.
- FIG. 6 is an element arrangement diagram different from FIG. 5 showing an example of checking using the printed circuit board element arrangement check device according to the second embodiment.
- FIG. 7 is a plan view showing an element arrangement example (1) that can be checked using the printed circuit board element arrangement check device according to the second embodiment.
- FIG. 8 is a plan view showing an element arrangement example (2) that can be checked using the printed circuit board element arrangement check device according to the second embodiment.
- FIG. 9 is a plan view showing an element arrangement example (3) that can be checked using the printed circuit board element arrangement check device according to the second embodiment.
- FIG. 10 is a plan view showing an element arrangement example (4) that can be checked using the printed circuit board element arrangement check device according to the second embodiment.
- FIG. 11 is a plan view showing an element arrangement example (5) that can be checked using the printed circuit board element arrangement check device according to the second embodiment.
- FIG. 12 is a flowchart showing a processing procedure in the printed circuit board element arrangement checking device according to the third embodiment of the present invention.
- FIG. 13 is an element arrangement diagram (1) showing an example of checking using the printed circuit board element arrangement check device according to the third embodiment.
- FIG. 14 is an element arrangement diagram (2) showing an example of checking using the printed circuit board element arrangement check device according to the third embodiment.
- a wiring pattern for mounting a power supply decoupling element or the like connected to a power supply terminal of the semiconductor integrated circuit and the wiring pattern is connected to a power supply plane for supplying power through a power supply via hole. Therefore, in the design of a printed circuit board, the arrangement and wiring patterns of elements such as a power supply terminal, a power supply decoupling element, and a power supply via hole of a semiconductor integrated circuit effectively bypass high-frequency components by a power supply decoupling element. In addition, this device can check whether or not the force is arranged so as to effectively prevent a through current.
- the device arrangement checking device for a printed circuit board can check the element arrangement on a multilayer printed circuit board that further includes a ground layer (ground conductor layer) in addition to the wiring layer and the power supply layer.
- a power supply decoupling element connected to a power supply terminal of a semiconductor integrated circuit for example, a power supply decoupling element is far from the power supply terminal
- the length of the power supply wiring increases, and the inductor component increases.
- the frequency band of the high-frequency signal that can pass through the bypass capacitor is reduced, and the bypass effect may not be obtained in a desired band.
- the power supply terminal power also flows through the bypass capacitor, and the path (loop) through the bypass capacitor to ground (ground conductor) becomes longer, so radiation noise increases.
- the increase in the loop area is largely due to the wiring length to the power supply terminal power bypass capacitor. This mainly determines the standard value of the inductance component between the power supply decoupling element and the power supply terminal.
- a power supply decoupling element such as a bypass capacitor depends only on the inductance value (wire length) between the power supply decoupling element and the power supply terminal. It is affected by the relationship between the inductance value (wire length) between the power supply decoupling element and the power supply terminal, and the inductance value (wire length) between the power supply element and its power supply via hole.
- the power supply decoupling element when the inductance value (wiring length) between the power supply decoupling element and the power supply terminal is smaller than the inductance value (wiring length) between the power supply element and the power supply via hole, the power supply decoupling element more effectively increases the high frequency.
- the component can be removed, and the propagation of high-frequency energy to the power plane can be reduced. That is, in order to effectively reduce the propagation of high-frequency energy to the power supply plane, there is preferably a positional relationship between the power supply decoupling element and the power supply via hole with respect to the connected power supply terminal.
- the device arrangement check device determines the inductance based on the inductance value based on the wiring length (distance) and determines the order of the power supply decoupling element and the power via hole based on the wiring length (distance). This is a device that can perform high-frequency energy transmission to the power plane. It is to check whether the wiring pattern is designed to satisfy both the reduction of energy propagation and the reduction of radiation noise at the same time.
- FIG. 1 is a block diagram showing a configuration of a printed circuit board element arrangement checking device according to a first embodiment of the present invention.
- the device check device for printed circuit boards according to the first embodiment includes a board database unit 11, a detection unit 12, a calculation unit 13, and a display unit 14.
- the detection unit 12 includes a semiconductor integrated circuit detection unit 121 that detects a semiconductor integrated circuit (a component such as an IC or an LSI) from the substrate database 11, and a power supply terminal of the semiconductor integrated circuit.
- the element distance detection means 123 detects the distance (wiring length) between the power supply terminal of the semiconductor integrated circuit and the power supply decoupling element
- the element side line width detection means 125 detects the power supply terminal 2 and the power supply decoupling element. Detect the line width of the wiring between them.
- the power via hole distance detecting means 124 detects the distance between the power terminal and the power via hole of the semiconductor integrated circuit
- the power via hole side wiring width detecting means 126 detects the width of the wiring between the power terminal and the power via hole.
- the calculation unit 13 includes an inductance calculating unit 131, a comparing unit 132, and an inductance determining unit 133.
- the inductance value of the wiring between the power supply decoupling element and the power supply decoupling element is calculated, and based on the distance (wiring length) between the power supply terminal of the semiconductor integrated circuit and the power supply via hole and the line width of the wiring between the power supply terminal and the power supply via hole, Then, calculate the inductance value between the power supply terminal and the power supply via hole.
- the comparing means 132 includes a predetermined value XL of the wiring inductance between the power supply terminal and the power supply decoupling element, and a predetermined value XL between the power supply terminal and the power supply decoupling element. Compare whether the wiring inductance value is less than or equal to the specified value XL.
- the inductance determining means 133 determines whether the wiring inductance value between the power supply terminal and the power supply decoupling element is smaller than the inductance value between the power supply terminal and the power supply via hole, and determines the arrangement order of the power supply decoupling element and the power supply via hole. Judge whether the power is appropriate or not.
- the display means 14 displays the comparison result by the comparison means 132 and the determination result by the inductance determination means 133. For example, when the arrangement order of the power supply decoupling element and the power supply via hole is appropriate, the display means 14 displays an error message prompting a correction to call attention to the designer.
- step S1 a standard value XL of the wiring inductance between the power supply terminal 2 and the power supply decoupling element is set.
- step S2 one semiconductor integrated circuit is detected from the board database 11 that stores printed circuit board information.
- step S3 the detected power of the semiconductor integrated circuit also detects one power supply terminal.
- step S4 it is determined whether or not the power supply decoupling element is connected to the detected power supply terminal. If not, the flow proceeds to step S5, and if connected, the flow proceeds to step S6.
- step S5 for example, an error display such as a part number of the semiconductor integrated circuit, a pin number of the power supply terminal, and “a bypass capacitor is not connected” is displayed.
- step S6 the distance (D1) and the wiring width W1 of the wiring from the detected power terminal cap to the power supply decoupling element are detected, and based on the distance (D1) and the wiring width W1, Calculate the inductance L1 of the wiring between the power supply terminal and the power supply decoupling element.
- step S7 the distance (D2) and the wiring width (W2), which are the wiring lengths of the wiring from the detected power terminal cap to the power supply via hole, are detected, and based on the distance (D2) and the wiring width (W2). First, the inductance value L2 of the wiring between the power supply terminal and the power supply via hole is calculated.
- step S8 the calculated inductance L1 and inductance L2 are compared. If LK L2, the flow proceeds to step S9, otherwise to step S10.
- step S9 the calculated inductance LI is compared with the specified inductance value XL, and if L1 ⁇ XL, the process proceeds to step S11; otherwise, the process proceeds to step S12.
- step S10 the calculated inductance L1 is compared with the inductance standard value XL, and if L1 ⁇ XL, the process proceeds to step S13, otherwise to step S14.
- step S11 for example, the part number of the semiconductor integrated circuit, the pin number of the power supply terminal, and the part number of the power supply decoupling element are displayed, for example, "The connection order is correct.
- the inductance value is within the specified value. Is displayed.
- step S12 for example, the part number of the semiconductor integrated circuit, the pin number of the power supply terminal, and the part number of the power supply decoupling element are displayed, and the message "The connection order is correct. The inductance value exceeds the specified value. Error display such as ".”
- step S13 for example, the part number of the semiconductor integrated circuit and the part number of the power supply decoupling element are displayed, and an error is displayed such as "The connection order is not correct.
- the inductance value is within the specified value.
- step S14 for example, the part number of the semiconductor integrated circuit, the pin number of the power supply terminal, and the part number of the power supply decoupling element are displayed, and the message "The connection order is incorrect. The inductance value exceeds the specified value. Is displayed.
- step S15 it is determined whether or not all the power supply terminals of the detected semiconductor integrated circuit have been checked. If all of the power supply terminals have not been checked, the process proceeds to step S3, where the next power supply terminal is detected. Repeat the check. If all the checks have been completed, the process proceeds to step S16.
- step S16 it is determined whether all the semiconductor integrated circuits in the substrate database have been checked, and if not, the process proceeds to step S2 to detect the next semiconductor integrated circuit and repeat a series of checks. . If all checks have been completed, the check ends.
- a line having a width W is formed on the upper surface of a substrate having a thickness of H and a relative permittivity ⁇ r, and a ground conductor is formed on the lower surface opposite to the line and sufficiently wider than the line width.
- An example of calculation of the inductance L in the obtained microstrip line wiring is shown.
- the characteristic impedance Z of the microstrip line is expressed by the following equation (1).
- the capacity per unit length CO (pFZinch) is expressed by the following equation (2).
- a strip line in which a line conductor is provided inside a substrate, or the like It may be configured using another transmission line that can calculate the inductance of the transmission line.
- FIG. 3 shows an example including one power supply terminal 2 of one semiconductor integrated circuit 1 detected in step S2 and a no-pass capacitor 4 (power supply decoupling element 4) connected to the power supply terminal 2. Is shown.
- the wiring width of the wiring 7 between the power supply terminal 2 and the power supply decoupling element 4 (in FIG. 3, indicated by the bypass capacitor 4) and the wiring 6 between the power supply terminal 2 and the power supply via hole 3 The wiring width is different, and the wiring between the power supply terminal 2 and the power supply via hole 3 is provided on the opposite side to the wiring between the power supply terminal 2 and the power supply decoupling element 4 with the power supply terminal 2 interposed therebetween.
- step S7 the wiring 6 from the detected power supply terminal 2 to the power supply via hole 3 is arranged.
- step S8 the calculated inductance L1 and inductance L2 are compared, and the force of LK L2 also moves to step S9.
- step S9 the inductance L1 is compared with the inductance standard value XL, and LI ⁇ XL If so, proceed to step S11.
- step S11 for example, the part number of the semiconductor integrated circuit, the pin number of the power supply terminal 2, and the part number of the power supply decoupling element 4 are displayed, for example, "The connection order is correct.
- the inductance value is within the specified value. Is displayed.
- the device arrangement checking device of the printed circuit board according to the first embodiment configured as described above includes an inductance value calculated based on a wiring length between a power supply terminal of a semiconductor integrated circuit and a power supply decoupling device; Since the positional relationship such as the connection order between the power supply decoupling element and the power supply via hole is checked by the inductance value calculated based on the wiring length between the power supply terminal and the power supply via hole, high frequency components are effectively removed. It can be easily and appropriately determined whether or not the positional relationship is possible.
- the device arrangement checking device of the first embodiment compares the wiring inductance value between the power supply terminal and the power supply decoupling device with the inductance value between the power supply terminal and the power supply via hole, and compares the power supply decoupling device with the power supply via hole. It is determined whether the arrangement order of the power supply is appropriate or not.For example, as shown in Fig. 3, the wiring from the power supply terminal 2 is divided into two directions (the direction of the power supply via hole 3 and the direction of the power supply decoupling element 4 are opposite. It is possible to determine the arrangement order even when the wiring widths are different from each other.
- the device arrangement check device of the first embodiment determines the order of device arrangement based on the inductance value calculated based on the impedance due to the difference in the wiring width. It is not possible to judge by itself, and even in such cases, it is possible to judge the order appropriately, and it is extremely excellent in versatility.
- the power supply terminal and the power supply decoupling element according to the first embodiment are based on the distance (D1), which is the wiring length of the wiring to the power supply decoupling element, and the wiring width W1.
- step S6 for calculating the inductance value L1 of the wiring between them
- step S61 for detecting the distance (D1), which is the wiring length of the wiring from the power supply terminal cap to the power supply decoupling element, and has a power supply terminal
- step S71 of detecting a distance (D2) that is the wiring length of the wiring to the power supply terminal power supply via hole is provided.
- step S81 the power supply terminal force is also the distance (D1) that is the wiring length of the wiring to the power supply decoupling element, and the distance (D2) that is the wiring length of the wiring from the power supply terminal to the power supply via hole.
- the process proceeds to step S112, and in the case of Ll ⁇ L2! /, In the case of LI ⁇ L2, the process proceeds to step S122.
- step S112 instead of step S11, for example, the part number of the semiconductor integrated circuit, the pin number of the power supply terminal, and the part number of the power supply decoupling element are displayed. Is displayed.
- step S122 instead of step S12, for example, the part number of the semiconductor integrated circuit, the pin number of the power supply terminal, and the part number of the power supply decoupling element are displayed, and an error display such as "The connection order is not correct.” I do.
- FIG. 5 shows one power supply terminal 2 of one semiconductor integrated circuit 1 detected in step S2 and a bypass capacitor 4 (power supply decoupling element) connected to the power supply terminal 2 as in the specific example shown in FIG.
- a power supply decoupling element 4 and a power supply via hole 3 are provided on one side of the power supply terminal 2, which is a specific example of the first embodiment. Different from the example.
- the wiring widths of the wirings 6, 7, and 8 shown in FIG. 5 are set to the same width.
- the example of FIG. 5 is an example of an arrangement around one power supply terminal 2 of a semiconductor integrated circuit on a printed circuit board in which the connection order is arranged correctly.
- step S2 the semiconductor integrated circuit 1 is detected, in step S3, the power supply terminal 2 is detected, and in step S4, it is determined whether a bypass capacitor is connected to the power supply terminal 2! Check that the bypass capacitor 3 is connected, so proceed to step S61 o
- step S61 a distance D1 (for example, 5 mm), which is the wiring length of the wiring 7 from the power supply terminal 2 to the bypass capacitor 4, is measured, and the process proceeds to step S71.
- step S71 the distance D2 (for example, 10 mm), which is the total wiring length of the wiring 7 and the wiring 6 from the power supply terminal 2 to the power supply via hole 3 which is a connection via to the power supply layer, is measured, and the flow proceeds to step S81. move on.
- step S81 Dl and D2 are compared, and since 01 ⁇ 02, the flow proceeds to step 3112.
- step S112 the part number of the semiconductor integrated circuit 1, the pin number of the power supply terminal 2, the part number of the bypass capacitor 4, the display such as "connection order is positive,” and the like are displayed.
- steps S1 to S4 are the same as those in the example of FIG. 5, and the process proceeds from step S4 to step S61.
- step S61 the distance D1 (for example, 5 mm), which is the wiring length of the wirings 6 and 7 from the power supply terminal 2 to the bypass capacitor 4, is measured, and in step S71, the wiring 6 from the power supply terminal 2 to the power supply via hole 34 is measured. Measure the distance D2 (for example, 3 mm), which is the wiring length, and proceed to step S81.
- step S81 Dl and D2 are compared. Since D1> D2, the process proceeds to step S122.
- step S122 the part number of the semiconductor integrated circuit 1, the pin number of the power supply terminal 2, the part number of the bypass capacitor 4, and a message such as "The connection order is not correct" are displayed, and the process proceeds to step S15. The above steps are repeated, and the process ends when all the semiconductor integrated circuits have been checked.
- the power supply terminal 2 of the semiconductor integrated circuit 1 is connected to one end of the bypass capacitor 4 via the wiring 6 and the wiring 7, and the other end of the bypass capacitor 4 is connected to the ground layer connection via the wiring 8. Connected to 5!
- a power supply via hole 34 is provided at the boundary between the wiring 6 and the wiring 7.
- the wiring 6 and the wiring 7 are formed to have different widths, and the width of the wiring 7 is wider than that of the wiring 6.
- the power supply terminal 2 of the semiconductor integrated circuit 1 is connected to one end of the bypass capacitor 4 via the wiring 7, and the other end of the bypass capacitor 4 is connected to the ground layer via the wiring 8 Connected to via 5
- the wiring 6 also extends to a partial force at which one end of the bypass capacitor 4 of the wiring 7 is connected, and the power supply via hole 3 is provided at the end.
- the wiring 6 and the wiring 7 are formed to have different widths, and the wiring 7 is wider than the wiring 6.
- the power supply terminal 2 of the semiconductor integrated circuit 1 is connected to one end of the bypass capacitor 4 via the wiring 7, and the other end of the bypass capacitor 4 is connected to the ground layer via the wiring 8 Connected to via 5
- the wiring 6 also extends to a partial force at which one end of the bypass capacitor 4 of the wiring 7 is connected, and the power supply via hole 3 is provided at the end.
- the wiring 6 and the wiring 7 are formed to have different widths, and the width of the wiring 7 is smaller than that of the wiring 6.
- the power supply terminal 2 of the semiconductor integrated circuit 1 is connected to one end of the bypass capacitor 4 via the wiring 6 and the wiring 7, and the other end of the bypass capacitor 4 is connected to the ground layer via the wiring 8. It is connected to connection via 5.
- a power supply via hole 34 is provided at the boundary between the wiring 6 and the wiring 7.
- the wiring 6 and the wiring 7 are formed to have different widths, and the width of the wiring 7 is smaller than that of the wiring 6.
- the element arrangement check device of the second embodiment can be used to check the element arrangement.
- the element arrangement check can be performed by applying the element arrangement check device of the second embodiment.
- the width of the wiring 6 connecting the power supply terminal 2 and the power supply via hole 3 and the width of the wiring 7 connecting the power supply terminal 2 and one end of the binos capacitor 4 are different from each other (inductance of the wiring).
- the element arrangement check device of Embodiment 2 cannot be used to check the element arrangement.
- the device arrangement checking device for a printed circuit board according to the second embodiment is characterized in that the impedance of the wiring between the power supply terminal and the power supply via hole and the impedance of the wiring between the power supply terminal and the power supply decoupling element are reduced. If U, the impedance of the wiring between the power supply terminal and the power supply via hole and the impedance of the wiring between the power supply terminal and the power supply decoupling element are different from each other, but they have a certain relationship as shown in Fig. 7 to Fig. 10. Can determine the arrangement order.
- the wiring from the power supply terminal 2 is divided into two directions (the direction of the power supply via hole 3 and the power supply decoupling). Except for special cases such as when the direction of the element 4 is opposite and the width of each wiring is different, it is not possible to make a comparison based on the inductance based on the impedance that requires complicated calculations. Only a relatively simple wiring length (distance) The arrangement order can be easily determined.
- the printed circuit board element arrangement check processing method according to the third embodiment is similar to the printed circuit board element arrangement check processing method according to the second embodiment in that the distance (D1), which is the wiring length of the power supply to the power supply decoupling element, is used. ) And the wiring distance between the power supply terminal and the power supply via hole (D2) .
- the connection order is checked in the third embodiment.
- Embodiment 2 is different from Embodiment 2 in that a specified value is given to the distance and the distance is checked at the same time.
- step S101 of setting a prescribed value XI of the distance from the power supply terminal cable to the power supply decoupling element, and the distance D1 that is the wiring length from the power supply terminal force to the power supply decoupling element is the prescribed value.
- Steps S91 and S101 for determining whether or not the force is less than or equal to XI are added.Instead of steps S112 and S122, step S111, step S121, step S131, and step S111 are also displayed, which also display the check result regarding the distance as well as the order. S141 is provided.
- processing is performed in the same manner as in the second embodiment up to step S71, and the processing shifts from step S71 to step S81. .
- step S81 the measured Dl and D2 are compared, and if D1 ⁇ D2, the process proceeds to step S91, and if not, the process proceeds to step S101.
- step S91 the measured D1 is compared with the specified value XI, and if it is DKX1, the process proceeds to step S111; otherwise, the process proceeds to step S121.
- step S101 the measured D1 is compared with the specified value XI. If the measured value is DKX1, the process proceeds to step S131. Otherwise, the process proceeds to step S141.
- step SI11 for example, the part number of the semiconductor integrated circuit, the pin number of the power supply terminal, the part number of the bypass capacitor, and the connection order are correct.
- the distance to the no-pass capacitor is within the specified value. Is displayed.
- step S121 for example, the part number of the semiconductor integrated circuit, the pin number of the power supply terminal, the part number of the bypass capacitor, and the connection order are correct.
- the distance to the no-pass capacitor exceeds the specified value. Error display such as ".”
- step S131 for example, an error display such as a part number of the semiconductor integrated circuit, a pin number of the power supply terminal, a part number of the bypass capacitor, and a message such as "The connection order is not correct. The distance to the no-pass capacitor is within a specified value.” I do.
- step S141 for example, the part number of the semiconductor integrated circuit, the pin number of the power supply terminal, the part number of the bypass capacitor, and "The connection order is incorrect. The distance to the no-pass capacitor exceeds the specified value.” Is displayed.
- step S15 it is determined whether all the power supply terminals of the detected semiconductor integrated circuit have been checked. If not, the process proceeds to step S3 to detect the next power supply terminal. , Repeat a series of checks. If all the checks have been completed, the process proceeds to step S16.
- step S16 it is determined whether all the semiconductor integrated circuits in the substrate database have been checked, and if not, the process proceeds to step S2 to detect the next semiconductor integrated circuit and repeat a series of checks. . If all checks have been completed, the check ends.
- FIG. 13 shows an example of the arrangement in which the connection order is correct, but the distance from the power supply terminal 2 to the bypass capacitor 4 is arranged within a specified value.
- step S101 the specified value XI of the distance from the power supply terminal 2 to the power supply decoupling element 4 is set to, for example, 5 mm, and the process proceeds to step S2.
- step S2 the semiconductor integrated circuit 1 is detected.
- step S3 the power supply terminal 2 is detected.
- step S4 whether the power supply decoupling element 4 is connected to the power supply terminal 2 is checked, and the power supply decoupling element is checked. 4 is connected, so the process proceeds to step S61.
- step S61 the distance D1 (for example, 8 mm) of the wiring 7 from the power supply terminal 2 to the bypass capacitor 4 is measured, and the process proceeds to step S71.
- step S71 the distance D2 (for example, 10 mm) between the wirings 7 and 6 from the power supply terminal 2 to the power supply via hole 34 is measured, and the process proceeds to step S81.
- step S81 Dl and D2 are compared, and since D1 ⁇ D2, the flow proceeds to step S91.
- step S91 Dl and XI are compared. Since D1> X1, the process proceeds to step S121.
- step S121 the part number of the semiconductor integrated circuit 1, the pin number of the power supply terminal 2, the part number of the bypass capacitor 4, and the connection order are correct. The distance to the bypass capacitor exceeds the specified value. Is displayed, and the process proceeds to step S15. From step S15, it is determined that the check is completed, and the check is completed.
- FIG. Fig. 14 shows a semiconductor integrated board on a printed circuit board in which the connection order was not correctly arranged in the above check, and the distances of the wirings 6 and 7 from the power supply terminal 2 to the bypass capacitor were not arranged within the specified value. This is an example of the arrangement around one power supply terminal 2 of the circuit.
- step S101 the specified value XI of the distance from the power supply terminal 2 to the bypass capacitor is set to, for example, 5 mm, and the process proceeds to step S2.
- Steps S2 to S5 are processed in the same manner as in the specific example of FIG. 13, and the process proceeds to step S61.
- step S61 the distance D1 (for example, 8 mm) between the wirings 6 and 7 from the power supply terminal 2 to the bypass capacitor 4 is measured, and the process proceeds to step S71.
- step S71 the distance D2 (for example, 6 mm) of the wiring 6 from the power supply terminal 2 to the power supply via hole 34 is measured, and the process proceeds to step S81.
- step S81 Dl and D2 are compared. Since Dl> D2, the process proceeds to step S101.
- step S101 Dl and XI are compared. Since D1> X1, the process proceeds to step S141.
- step S141 the part number of the semiconductor integrated circuit 1, the pin number of the power supply terminal 2, the part number of the bypass capacitor 4, and the message “The connection order is incorrect. The distance to the bypass capacitor exceeds the specified value. Is displayed, and the process proceeds to step S15.
- step S15 it is determined that the check is completed, and the check is completed. (Embodiment 4)
- the printed circuit board designing apparatus (printed circuit board CAD) according to the fourth embodiment of the present invention is the printed circuit board designing apparatus according to the first to thirteenth embodiments, the apparatus including a device arrangement check device for any element. .
- the printed circuit board design apparatus for example, when arranging and wiring power supply decoupling elements such as binos capacitors, or when defining the position of a power supply via hole on a power supply plane, element arrangement is performed.
- the connection order is checked by the check device, and when the power supply via hole to the power supply plane is closer to the power supply terminal than the power supply decoupling element, a display prompting for correction can be displayed.
- the printed circuit board element arrangement checking device and the printed circuit board designing device of the present invention are useful for designing a printed circuit board on which a high-speed semiconductor integrated circuit is mounted, in which radiation noise is hardly generated.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Evolutionary Computation (AREA)
- Geometry (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Design And Manufacture Of Integrated Circuits (AREA)
- Tests Of Electronic Circuits (AREA)
- Testing Of Short-Circuits, Discontinuities, Leakage, Or Incorrect Line Connections (AREA)
Abstract
Description
Claims
Priority Applications (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/556,892 US7353483B2 (en) | 2004-02-20 | 2005-02-14 | Element arrangement check device and printed circuit board design device |
EP05719074A EP1630707B8 (en) | 2004-02-20 | 2005-02-14 | Element arrangement check device and printed circuit board design device |
JP2006508506A JPWO2005081142A1 (ja) | 2004-02-20 | 2005-02-14 | 素子配置チェック装置とプリント基板設計装置 |
DE602005010638T DE602005010638D1 (de) | 2004-02-20 | 2005-02-14 | Elementanordnungsprüfeinrichtung und leiterplattenentwurfseinrichtung |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2004044329 | 2004-02-20 | ||
JP2004-044329 | 2004-02-20 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2005081142A1 true WO2005081142A1 (ja) | 2005-09-01 |
Family
ID=34879339
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/JP2005/002127 WO2005081142A1 (ja) | 2004-02-20 | 2005-02-14 | 素子配置チェック装置とプリント基板設計装置 |
Country Status (6)
Country | Link |
---|---|
US (1) | US7353483B2 (ja) |
EP (1) | EP1630707B8 (ja) |
JP (1) | JPWO2005081142A1 (ja) |
CN (1) | CN100440228C (ja) |
DE (1) | DE602005010638D1 (ja) |
WO (1) | WO2005081142A1 (ja) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2010211751A (ja) * | 2009-03-12 | 2010-09-24 | Canon Inc | プリント基板設計支援プログラム、方法及び装置 |
US8578318B2 (en) | 2011-08-24 | 2013-11-05 | Kabushiki Kaisha Toshiba | Method for implementing circuit design for integrated circuit and computer readable medium |
JP2018163576A (ja) * | 2017-03-27 | 2018-10-18 | 富士通株式会社 | 部品位置検出プログラム、部品位置検出方法および情報処理装置 |
Families Citing this family (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2006202923A (ja) * | 2005-01-19 | 2006-08-03 | Nec Electronics Corp | 半導体装置の設計方法、半導体装置の設計プログラム |
CN1916915A (zh) * | 2005-08-19 | 2007-02-21 | 鸿富锦精密工业(深圳)有限公司 | 改良过孔阻抗的方法 |
CN101236078B (zh) * | 2007-02-02 | 2011-01-05 | 鸿富锦精密工业(深圳)有限公司 | 电容到过孔导线长度检查系统及方法 |
TWI409654B (zh) * | 2007-02-12 | 2013-09-21 | Hon Hai Prec Ind Co Ltd | 電容到過孔導線長度檢查系統及方法 |
US7818704B1 (en) * | 2007-05-16 | 2010-10-19 | Altera Corporation | Capacitive decoupling method and module |
JP5029351B2 (ja) * | 2007-12-28 | 2012-09-19 | 富士通株式会社 | 解析モデル作成技術および基板モデル作成技術 |
US7957150B2 (en) * | 2008-02-21 | 2011-06-07 | Hitachi, Ltd. | Support method and apparatus for printed circuit board |
CN101859331B (zh) * | 2009-04-07 | 2013-07-31 | 鸿富锦精密工业(深圳)有限公司 | 布线设计系统及布线设计方法 |
JP5664649B2 (ja) * | 2010-06-03 | 2015-02-04 | 株式会社村田製作所 | コンデンサ配置支援方法及びコンデンサ配置支援装置 |
CN102339333B (zh) * | 2010-07-19 | 2013-04-10 | 鸿富锦精密工业(深圳)有限公司 | 信号线到隔离孔之间的距离稽查系统及方法 |
TWI571761B (zh) * | 2016-03-08 | 2017-02-21 | 國立勤益科技大學 | 印刷電路板之裝配排程最佳化方法 |
US10606974B1 (en) * | 2018-03-05 | 2020-03-31 | Cadence Design Systems, Inc. | System and method for dynamic visual guidance of mutually paired components in a circuit design editor |
US10643018B1 (en) * | 2018-04-20 | 2020-05-05 | Cadence Design Systems, Inc. | System and method for determining return path quality in an electrical circuit |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2002015023A (ja) * | 2000-06-29 | 2002-01-18 | Sony Corp | プリント基板の配線構造チェックシステム |
JP2002016337A (ja) * | 2000-06-29 | 2002-01-18 | Sony Corp | プリント基板の配線構造チェックシステム |
Family Cites Families (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP3116916B2 (ja) * | 1998-08-17 | 2000-12-11 | 日本電気株式会社 | 回路装置、その製造方法 |
JP3501674B2 (ja) * | 1999-04-21 | 2004-03-02 | 日本電気株式会社 | プリント回路基板特性評価装置、プリント回路基板特性評価方法、及び記憶媒体 |
DE10043545A1 (de) * | 2000-09-05 | 2002-03-14 | Oxeno Olefinchemie Gmbh | Verfahren zur Herstellung von Carbonsäureestern |
US7350175B2 (en) * | 2004-09-29 | 2008-03-25 | Matsushita Electric Industrial Co., Ltd. | Circuit board design system, design data analysis method and recording medium with analysis program recorded thereon |
-
2005
- 2005-02-14 CN CNB2005800002773A patent/CN100440228C/zh not_active Expired - Fee Related
- 2005-02-14 JP JP2006508506A patent/JPWO2005081142A1/ja active Pending
- 2005-02-14 EP EP05719074A patent/EP1630707B8/en not_active Expired - Fee Related
- 2005-02-14 DE DE602005010638T patent/DE602005010638D1/de active Active
- 2005-02-14 WO PCT/JP2005/002127 patent/WO2005081142A1/ja not_active Application Discontinuation
- 2005-02-14 US US10/556,892 patent/US7353483B2/en not_active Expired - Fee Related
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2002015023A (ja) * | 2000-06-29 | 2002-01-18 | Sony Corp | プリント基板の配線構造チェックシステム |
JP2002016337A (ja) * | 2000-06-29 | 2002-01-18 | Sony Corp | プリント基板の配線構造チェックシステム |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2010211751A (ja) * | 2009-03-12 | 2010-09-24 | Canon Inc | プリント基板設計支援プログラム、方法及び装置 |
US8578318B2 (en) | 2011-08-24 | 2013-11-05 | Kabushiki Kaisha Toshiba | Method for implementing circuit design for integrated circuit and computer readable medium |
KR101382984B1 (ko) * | 2011-08-24 | 2014-04-08 | 가부시끼가이샤 도시바 | 집적 회로의 회로 설계 구현 방법 및 컴퓨터 판독 가능 매체 |
JP2018163576A (ja) * | 2017-03-27 | 2018-10-18 | 富士通株式会社 | 部品位置検出プログラム、部品位置検出方法および情報処理装置 |
Also Published As
Publication number | Publication date |
---|---|
EP1630707B1 (en) | 2008-10-29 |
EP1630707B8 (en) | 2009-01-14 |
CN1774718A (zh) | 2006-05-17 |
EP1630707A1 (en) | 2006-03-01 |
JPWO2005081142A1 (ja) | 2007-10-25 |
EP1630707A4 (en) | 2006-11-02 |
DE602005010638D1 (de) | 2008-12-11 |
US20060288317A1 (en) | 2006-12-21 |
CN100440228C (zh) | 2008-12-03 |
US7353483B2 (en) | 2008-04-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
WO2005081142A1 (ja) | 素子配置チェック装置とプリント基板設計装置 | |
JP4612543B2 (ja) | プリント回路配線基板設計支援装置及びプリント回路基板設計方法並びにそのプログラム | |
US8586873B2 (en) | Test point design for a high speed bus | |
JP3267274B2 (ja) | 多層プリント基板 | |
CN111278227B (zh) | 一种SMT32系统主板PCB Layout布局布线的方法 | |
JP2007149999A (ja) | 回路接続構造およびプリント回路板 | |
US7409665B2 (en) | Method for checking return path of printed and CAD apparatus for designing patterns of printed board | |
US7765504B2 (en) | Design method and system for minimizing blind via current loops | |
US20100138802A1 (en) | Printed board design system and printed board design method | |
JP2007286691A (ja) | 集積回路設計装置 | |
US7752591B2 (en) | Board layout check apparatus and board layout check method for guard wiring | |
US8013691B2 (en) | Device and connecting method for connecting power-supply terminals to a power-supply bus based on noise intensities | |
JP2007242745A (ja) | プリント回路基板、cadプログラム、電磁界シミュレータ、回路シミュレータ、自動車、半導体装置、ならびにユーザガイド | |
JP4682873B2 (ja) | バイパスコンデンサのチェック方法およびそのチェック装置 | |
JP3988623B2 (ja) | 電子回路特性解析コンピュータプログラム及び特性解析方法 | |
JP4283647B2 (ja) | レイアウトチェックシステム | |
JP2002064279A (ja) | 多層回路基板の検証方法、設計方法、それらの装置および記録媒体 | |
JP5959204B2 (ja) | 実装状態判別装置および実装状態判別方法 | |
Wu et al. | Analysis of Ground Void Patterns for Differential Microstrip Impedance Matching on Surface Mount Pads | |
JP2004037219A (ja) | インピーダンス測定方法及び配線板 | |
US20230026067A1 (en) | Method for detecting and adjusting poor back drills in printed circuit boards | |
Sherry | Designing the Optimal Board for IC Testing. | |
JP2001067390A (ja) | プリント基板設計装置 | |
CN1704940A (zh) | 基于主机板分隔平面层上的布线检查系统及方法 | |
JP2010093155A (ja) | 半導体装置及びその製造方法、積層配線基板 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A1 Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BW BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE EG ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NA NI NO NZ OM PG PH PL PT RO RU SC SD SE SG SK SL SY TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW |
|
AL | Designated countries for regional patents |
Kind code of ref document: A1 Designated state(s): BW GH GM KE LS MW MZ NA SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IS IT LT LU MC NL PL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
WWE | Wipo information: entry into national phase |
Ref document number: 2006508506 Country of ref document: JP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2005719074 Country of ref document: EP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2006288317 Country of ref document: US Ref document number: 10556892 Country of ref document: US |
|
WWE | Wipo information: entry into national phase |
Ref document number: 20058002773 Country of ref document: CN |
|
WWP | Wipo information: published in national office |
Ref document number: 2005719074 Country of ref document: EP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2006108563 Country of ref document: RU |
|
NENP | Non-entry into the national phase |
Ref country code: DE |
|
WWW | Wipo information: withdrawn in national office |
Country of ref document: DE |
|
WWP | Wipo information: published in national office |
Ref document number: 10556892 Country of ref document: US |