WO2000042614A1 - Schreib-/lesearchitektur für mram - Google Patents
Schreib-/lesearchitektur für mram Download PDFInfo
- Publication number
- WO2000042614A1 WO2000042614A1 PCT/DE2000/000026 DE0000026W WO0042614A1 WO 2000042614 A1 WO2000042614 A1 WO 2000042614A1 DE 0000026 W DE0000026 W DE 0000026W WO 0042614 A1 WO0042614 A1 WO 0042614A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- read
- resistance
- architecture according
- write architecture
- word lines
- Prior art date
Links
- 230000015654 memory Effects 0.000 claims abstract description 82
- 230000005415 magnetization Effects 0.000 claims abstract description 35
- 230000005294 ferromagnetic effect Effects 0.000 claims description 38
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 claims description 4
- 229910052802 copper Inorganic materials 0.000 claims description 4
- 239000010949 copper Substances 0.000 claims description 4
- 230000004888 barrier function Effects 0.000 claims description 3
- 239000000463 material Substances 0.000 claims description 2
- 238000000926 separation method Methods 0.000 claims 2
- 238000000034 method Methods 0.000 abstract description 12
- 238000005259 measurement Methods 0.000 description 7
- 230000000694 effects Effects 0.000 description 5
- XEEYBQQBJWHFJM-UHFFFAOYSA-N Iron Chemical compound [Fe] XEEYBQQBJWHFJM-UHFFFAOYSA-N 0.000 description 4
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 4
- 239000004020 conductor Substances 0.000 description 4
- BASFCYQUMIYNBI-UHFFFAOYSA-N platinum Chemical compound [Pt] BASFCYQUMIYNBI-UHFFFAOYSA-N 0.000 description 4
- 238000003491 array Methods 0.000 description 3
- 238000004519 manufacturing process Methods 0.000 description 3
- 239000011159 matrix material Substances 0.000 description 3
- 239000000654 additive Substances 0.000 description 2
- 229910017052 cobalt Inorganic materials 0.000 description 2
- 239000010941 cobalt Substances 0.000 description 2
- GUTLYIVDDKVIGB-UHFFFAOYSA-N cobalt atom Chemical compound [Co] GUTLYIVDDKVIGB-UHFFFAOYSA-N 0.000 description 2
- 229910052742 iron Inorganic materials 0.000 description 2
- 229910052759 nickel Inorganic materials 0.000 description 2
- TWNQGVIAIRXVLR-UHFFFAOYSA-N oxo(oxoalumanyloxy)alumane Chemical compound O=[Al]O[Al]=O TWNQGVIAIRXVLR-UHFFFAOYSA-N 0.000 description 2
- 229910000889 permalloy Inorganic materials 0.000 description 2
- 229910052697 platinum Inorganic materials 0.000 description 2
- 239000004065 semiconductor Substances 0.000 description 2
- 235000012431 wafers Nutrition 0.000 description 2
- 102100024080 CASP8-associated protein 2 Human genes 0.000 description 1
- 101000910382 Homo sapiens CASP8-associated protein 2 Proteins 0.000 description 1
- 229910001030 Iron–nickel alloy Inorganic materials 0.000 description 1
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 1
- 229910052782 aluminium Inorganic materials 0.000 description 1
- 230000000052 comparative effect Effects 0.000 description 1
- 239000013078 crystal Substances 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 230000001419 dependent effect Effects 0.000 description 1
- 238000010586 diagram Methods 0.000 description 1
- 208000023414 familial retinal arterial macroaneurysm Diseases 0.000 description 1
- 230000003071 parasitic effect Effects 0.000 description 1
- 108090000623 proteins and genes Proteins 0.000 description 1
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/02—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
- G11C11/14—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using thin-film elements
- G11C11/15—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using thin-film elements using multiple magnetic layers
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/02—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
- G11C11/16—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using elements in which the storage effect is based on magnetic spin effect
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/02—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
- G11C11/16—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using elements in which the storage effect is based on magnetic spin effect
- G11C11/165—Auxiliary circuits
- G11C11/1659—Cell access
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/02—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
- G11C11/16—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using elements in which the storage effect is based on magnetic spin effect
- G11C11/165—Auxiliary circuits
- G11C11/1673—Reading or sensing circuits or methods
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/02—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
- G11C11/16—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using elements in which the storage effect is based on magnetic spin effect
- G11C11/165—Auxiliary circuits
- G11C11/1675—Writing or programming circuits or methods
Definitions
- the present invention relates to a read / write architecture for an MRAM (magnetoresistive RAM or read / write memory) which can be addressed via word lines and bit lines
- a plurality of ferromagnetic memory elements which are arranged at rows and columns of a matrix intersections of the word lines with the bit lines, which furthermore each consist of at least two ferromagnetic layers separated by a separating layer and whose resistance value perpendicular to the layer sequence is higher than that of the word lines or respectively is the bit lines and depends on the magnetization state of the ferromagnetic layers.
- MRAMs are non-volatile read / write memories which, compared to other types of non-volatile and also volatile memories such as DRAMs, FRAMs (ferroelectric RAMs), EEPROMs (electrically erasable and programmable ROMs or read-only memories) and FLASHs, have advantages such as in particular high storage densities up to the order of 100 Gbit / chip and above, simple process architectures and thus low manufacturing costs per bit characterize.
- the cell fields of MRAMs expediently consist of metallic word lines and bit lines, also called write lines and read lines, which are arranged in a matrix-like manner and which are arranged one above the other in a Cartesian xy coordinate system in the x direction and y direction and between those at the crossings of the word lines ferromagnetic memory elements are provided with the bit lines.
- These ferromagnetic storage elements consist of at least two superimposed ferromagnetic layers. ten, which are magnetically decoupled, which happens through a separating layer provided between these ferromagnetic layers.
- This separating layer can be a tunnel bar made of, for example, aluminum oxide (A1 2 0 3 ) or a non-ferromagnetic conductive layer made of, for example, copper.
- the ferromagnetic layers consist, for example, of iron, cobalt, nickel, permalloy (NiFe) etc., it being possible for additives, such as platinum, to be present which favor a low-crystal state.
- the ferromagnetic layers can have a layer thickness between 3 and 20 nm, while the separating layer placed between them can be 1 to 3 nm thick.
- the ferromagnetic layers of each memory element have switching fields of different sizes and can therefore be remagnetized independently of one another by switching currents in the word lines and bit lines forming the conductor tracks.
- the resistances of the individual memory elements have resistance values that are dependent on the relative magnetization of the ferromagnetic layers that form them: if both ferromagnetic layers are magnetized parallel to one another, the memory element has a resistance value R 0 , whereas if the two ferromagnetic layers are antiparallel magnetized, it has a resistance value R 0 + ⁇ R ( ⁇ R> 0) is present.
- the ratio ⁇ R / R 0 is approximately 0.1 ... 0.2. This effect is called the magnetoresistance effect.
- the term magnetoresistive memory elements is also used for the ferromagnetic memory elements.
- the word lines and the bit lines are electrically isolated from one another, and the read current flows through a relatively small number, for example ten, of memory elements connected in series.
- the change in the reading current can then be changed to the resistance value of a relevant one by means of a relatively complex circuit
- Storage element can be closed (see D. D. Tang, P. K. Wang, V. S. Speriosu, S. Le, R. E. Fontana, S. Rishton, IEDM 95-997).
- the second method of reading out is that all
- Word lines and bit lines with the exception of the word line located on the selected memory cell are set to potential "0".
- a potential not equal to 0 is applied to the selected word line, while the selected bit line and all other bit lines are brought to a "virtual" zero potential by using an operational amplifier for current measurement (cf. DE 197 40 942 AI).
- the ferromagnetic memory elements are each connected between one of the word lines and one of the bit lines,
- At least one reference storage element has a known magnetization state
- each memory element to the reference memory element can be determined by means of resistance bridges.
- the magnetization state of the individual memory elements is not - as was previously customary in the prior art - by absolute measurement by means of a special external circuitry of the memory cell field forming a “resistance grid” of the resistance value, but determined by comparing the resistance with memory elements of a known magnetization state.
- At least one memory element must be provided as the reference memory element, whereby advantageously an entire column and / or an entire row of the memory elements can have a known magnetization state.
- Such a known magnetization state is, for example, a parallel magnetization of both ferromagnetic layers with the low resistance value R 0 or an antiparallel magnetization of the two resistance layers with the resistance value R 0 + ⁇ R ( ⁇ R> 0). This known state of magnetization must be written in before the actual reading process.
- the resistors are compared by means of resistance bridges, namely half bridges or full bridges, which result from the external wiring of the resistance grid mentioned.
- the resistors match and, for example, both have the value R 0 .
- the resistance sought has a value that deviates from the resistance of the reference memory element, namely, for example, R 0 + ⁇ R.
- a voltage -V / 2 can be applied to the reference memory element, while the voltage + V / 2 can then be applied to a memory element to be read.
- the separating layer between the ferromagnetic layers can consist of, for example, A1 2 0 3 or copper and have a layer thickness between 1 and 3 nm, while the ferromagnetic layers themselves in are usually composed of iron, cobalt, nickel, permalloy with appropriate additives (for example platinum) and have a layer thickness between 3 and 20 nm.
- An important advantage of the invention is that it enables a large memory cell array with memory cells without selection transistors, and even the measurement signal obtained when reading out a memory cell can be made independent of the size of the memory cell array using the current followers mentioned.
- the readout electronics are comparatively simple and only have the task of distinguishing between symmetry or unsymmetry of the individual resistance bridges.
- the measurement signal is completely independent of the absolute value of the individual resistance elements; it only depends on the voltages applied to the memory cell array and the magnetoresistance effect ⁇ R / Ro of the individual memory elements.
- the technological requirements for accuracy, reproducibility and homogeneity in the production of the memory cell array are reduced since the reading is based solely on the comparison of closely adjacent resistances within the memory cell array.
- the full-size measurement signal is differentiated in the write / read architecture according to the invention. fertilized the two resistance states and is not only included in a gill change in the measurement size.
- FIG. 2 shows a memory cell array corresponding to FIG. 1 m of a circuit shown in perspective
- Fig. 3 shows the memory cell array of Fig. 2 in one
- FIG. 5 shows a circuit of half bridges when voltages of -V / 2 or + V / 2 are present on bit lines, Fig of each gene. 6 to 8 bridge circuits for explaining the bridges askgri fenen Spannun ⁇ ,
- Fig. 10 shows a bridge circuit with current followers according to a particularly advantageous embodiment of the invention.
- FIG. 1 shows a memory cell array of an MRAM without selection transistors with so-called “4 F 2 ” memory cells made of ferromagnetic memory elements 1, word lines WL and bit lines BL.
- the memory cells 1 lie at the crossings between the word lines WL and bit lines BL and each consist of ferromagnetic layers 2, 3, between which a separating layer 4 is provided.
- This separating layer 4 can be a tunnel barrier made of, for example, aluminum oxide or a non-ferromagnetic conductive layer made of, for example, copper.
- the word lines WL and the bit lines BL run in the y and x directions, so that the memory cells 1 form a matrix-like resistance pattern.
- the resistance value of the individual memory cells 1 depends on the magnetization directions of the two ferromagnetic layers 2, 3. With parallel magnetization of the ferromagnetic layers 2, 3 to one another, the resistance is small and has a value R 0 , while with antiparallel magnetization tion of the resistance layers 2, 3 the resistance value has a size R 0 + ⁇ R, ⁇ R> 0.
- the word lines WL and bit lines BL forming the conductor tracks can be made of aluminum, for example.
- Preferred layer thicknesses for the ferromagnetic layers 2, 3 are for example 3 to 20 mm and for the separating layers 4 are for example 1 to 3 mm.
- the ferromagnetic layers of the memory element located at the intersection of this word line WL and this bit line BL can be magnetized in parallel or antiparallel.
- a parallel magnetization with a low resistance value can then be assigned, for example, to a logic "0", while an antiparallel magnetization with a high resistance value corresponds to a logic "1".
- FIG. 2 shows an electrical circuit diagram of a memory cell array similar to FIG. 1, with voltages t, U 2 ,..., U m on m word lines WL and voltages UV, U 2 ′,..., U on n bit lines BL n 'concern.
- the individual memory cells are illustrated by resistors R n , R 2 ⁇ , ..., R, R 22 ... Rik • • -, Rmn.
- FIG. 2 shows how the individual memory cells form a resistance grid, the resistance values of the individual resistors R ik depending on their magnetization state (parallel magnetization with a low resistance value or antiparallel magnetization with a high resistance value).
- the lower limit R 0 / (m-2) is present when all resistors R 3l , R 4l , ..., Rmi show a parallel magnetization of the ferromagnetic layers, while the upper limit (Ro + ⁇ R) / (m- 2) applies if these resistors are all magnetized antiparallel.
- two bit lines BL can also be connected to these voltages.
- a prerequisite for a subsequent readout is that, for example, all memory elements of a word line, such as the first word line with the voltage Ui, are converted to a known magnetization state, that is to say, for example, to a parallel magnetization of the ferromagnetic layers 2, 3, but the corresponding one Resistance value R 0 need not be known.
- the potentials -V / 2 and + V / 2 are applied to two word lines, for example the first and second word lines with the voltages Ui and U 2 in FIGS. 2 to 4.
- the center contact of the voltage source is at potential 0, as are the other low-resistance word lines WL 3 to WL m.
- the current I through the resistor RV arises by superimposing the currents Ii (cf. FIG. 7) and I z (cf. FIG. 8) which are generated independently of one another by the two voltage sources Ui and U 2 , the other voltage source in each case being replaced by a short-circuit bridge (cf. 7 and 8).
- This current I generates a voltage UV across the resistor RV, which allows comparative statements about the resistance values of the resistors Rn and R 2 ⁇ .
- the currents Ii, I 2 and I are given by:
- the process can be carried out successively with further word line pairs, for example the word lines WL 1 and WL 3, WL 1 and WL 4, ..., WL 1 and WL m are repeated until the magnetization states of all resistors in the matrix are determined.
- UV 0 for equal resistances in the i-th half bridge, UV ⁇ 0 with 1.67 mV ⁇
- the transverse voltages are used to distinguish the small resistance value (parallel magnetization) and the large resistance value (antiparallel magnetization).
- the signals become approximately proportional to m (or n) small.
- current followers are used to compare the resistance in the individual resistance bridges, the output voltages of which are then independent of the number m of word lines (or the number n of bit lines) in the resistance grid.
- UV 0 for equal resistances in the i-th half-bridge
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Semiconductor Memories (AREA)
- Hall/Mr Elements (AREA)
- Mram Or Spin Memory Techniques (AREA)
Abstract
Description
Claims
Priority Applications (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR10-2001-7008881A KR100450466B1 (ko) | 1999-01-13 | 2000-01-03 | Mram용 판독-/기록 아키텍처 |
DE50000262T DE50000262D1 (de) | 1999-01-13 | 2000-01-03 | Schreib-/lesearchitektur für mram |
JP2000594120A JP3773031B2 (ja) | 1999-01-13 | 2000-01-03 | Mram用の読出/書込構造 |
EP00904823A EP1141960B1 (de) | 1999-01-13 | 2000-01-03 | Schreib-/lesearchitektur für mram |
US09/905,830 US6424562B1 (en) | 1999-01-13 | 2001-07-13 | Read/write architecture for MRAM |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
DE19900979 | 1999-01-13 | ||
DE19900979.1 | 1999-01-13 |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/905,830 Continuation US6424562B1 (en) | 1999-01-13 | 2001-07-13 | Read/write architecture for MRAM |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2000042614A1 true WO2000042614A1 (de) | 2000-07-20 |
Family
ID=7894105
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/DE2000/000026 WO2000042614A1 (de) | 1999-01-13 | 2000-01-03 | Schreib-/lesearchitektur für mram |
Country Status (8)
Country | Link |
---|---|
US (1) | US6424562B1 (de) |
EP (1) | EP1141960B1 (de) |
JP (1) | JP3773031B2 (de) |
KR (1) | KR100450466B1 (de) |
CN (1) | CN1145168C (de) |
DE (1) | DE50000262D1 (de) |
TW (1) | TW462050B (de) |
WO (1) | WO2000042614A1 (de) |
Cited By (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2001018816A1 (de) * | 1999-09-06 | 2001-03-15 | Infineon Technologies Ag | Speicherzellenanordnung und verfahren zu deren betrieb |
DE10043440A1 (de) * | 2000-09-04 | 2002-03-28 | Infineon Technologies Ag | Magnetoresistiver Speicher und Verfahren zu seinem Auslesen |
DE10041378C1 (de) * | 2000-08-23 | 2002-05-16 | Infineon Technologies Ag | MRAM-Anordnung |
WO2002059941A2 (en) * | 2001-01-24 | 2002-08-01 | Infineon Technologies Ag | A self-aligned cross-point mram device with aluminum metallization layers |
WO2003063173A1 (en) * | 2002-01-18 | 2003-07-31 | Freescale Semiconductor, Inc. | Mram without isolation devices |
US6839269B2 (en) | 2001-12-28 | 2005-01-04 | Kabushiki Kaisha Toshiba | Magnetic random access memory |
US7359234B2 (en) | 2004-11-30 | 2008-04-15 | Kabushiki Kaisha Toshiba | Semiconductor memory device |
DE102004011418B4 (de) * | 2003-07-07 | 2009-05-07 | Samsung Electronics Co., Ltd., Suwon | Anordnung und Verfahren zum Lesen einer Speicherzelle |
Families Citing this family (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2001007290A (ja) * | 1999-06-24 | 2001-01-12 | Mitsubishi Electric Corp | 半導体装置、半導体装置の製造方法、および、通信方法 |
DE10037976C2 (de) * | 2000-08-03 | 2003-01-30 | Infineon Technologies Ag | Anordnung zum verlustarmen Schreiben eines MRAMs |
US6418046B1 (en) * | 2001-01-30 | 2002-07-09 | Motorola, Inc. | MRAM architecture and system |
US6515896B1 (en) * | 2001-07-24 | 2003-02-04 | Hewlett-Packard Company | Memory device with short read time |
JP2003151260A (ja) * | 2001-11-13 | 2003-05-23 | Mitsubishi Electric Corp | 薄膜磁性体記憶装置 |
KR100464536B1 (ko) * | 2002-03-22 | 2005-01-03 | 주식회사 하이닉스반도체 | 자기 저항 램 |
KR100829556B1 (ko) * | 2002-05-29 | 2008-05-14 | 삼성전자주식회사 | 자기 저항 램 및 그의 제조방법 |
US6693824B2 (en) * | 2002-06-28 | 2004-02-17 | Motorola, Inc. | Circuit and method of writing a toggle memory |
JP4408610B2 (ja) * | 2002-08-09 | 2010-02-03 | 株式会社ルネサステクノロジ | スタティック型半導体記憶装置 |
US6754097B2 (en) * | 2002-09-03 | 2004-06-22 | Hewlett-Packard Development Company, L.P. | Read operations on multi-bit memory cells in resistive cross point arrays |
US6711053B1 (en) * | 2003-01-29 | 2004-03-23 | Taiwan Semiconductor Manufacturing Company | Scaleable high performance magnetic random access memory cell and array |
US7606993B2 (en) * | 2003-06-10 | 2009-10-20 | Tdk Corporation | Flash memory controller, memory control circuit, flash memory system, and method for controlling data exchange between host computer and flash memory |
US6865108B2 (en) * | 2003-07-07 | 2005-03-08 | Hewlett-Packard Development Company, L.P. | Memory cell strings in a resistive cross point memory cell array |
JP4567963B2 (ja) * | 2003-12-05 | 2010-10-27 | ルネサスエレクトロニクス株式会社 | 半導体集積回路装置 |
US20080174936A1 (en) * | 2007-01-19 | 2008-07-24 | Western Lights Semiconductor Corp. | Apparatus and Method to Store Electrical Energy |
JP6824504B2 (ja) | 2015-03-06 | 2021-02-03 | 株式会社BlueSpin | 磁気メモリ、磁気メモリへのデータ書き込み方法及び半導体装置 |
JP2016194964A (ja) | 2015-04-01 | 2016-11-17 | 株式会社BlueSpin | 磁気メモリ及びその動作方法 |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
FR2071501A5 (de) * | 1969-12-31 | 1971-09-17 | Dondoux Jacques | |
US3863231A (en) * | 1973-07-23 | 1975-01-28 | Nat Res Dev | Read only memory with annular fuse links |
US5541868A (en) * | 1995-02-21 | 1996-07-30 | The United States Of America As Represented By The Secretary Of The Navy | Annular GMR-based memory element |
Family Cites Families (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6072718A (en) * | 1998-02-10 | 2000-06-06 | International Business Machines Corporation | Magnetic memory devices having multiple magnetic tunnel junctions therein |
-
2000
- 2000-01-03 CN CNB008049807A patent/CN1145168C/zh not_active Expired - Fee Related
- 2000-01-03 KR KR10-2001-7008881A patent/KR100450466B1/ko not_active IP Right Cessation
- 2000-01-03 DE DE50000262T patent/DE50000262D1/de not_active Expired - Fee Related
- 2000-01-03 WO PCT/DE2000/000026 patent/WO2000042614A1/de active IP Right Grant
- 2000-01-03 JP JP2000594120A patent/JP3773031B2/ja not_active Expired - Fee Related
- 2000-01-03 EP EP00904823A patent/EP1141960B1/de not_active Expired - Lifetime
- 2000-01-11 TW TW089100326A patent/TW462050B/zh not_active IP Right Cessation
-
2001
- 2001-07-13 US US09/905,830 patent/US6424562B1/en not_active Expired - Fee Related
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
FR2071501A5 (de) * | 1969-12-31 | 1971-09-17 | Dondoux Jacques | |
US3863231A (en) * | 1973-07-23 | 1975-01-28 | Nat Res Dev | Read only memory with annular fuse links |
US5541868A (en) * | 1995-02-21 | 1996-07-30 | The United States Of America As Represented By The Secretary Of The Navy | Annular GMR-based memory element |
Cited By (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2001018816A1 (de) * | 1999-09-06 | 2001-03-15 | Infineon Technologies Ag | Speicherzellenanordnung und verfahren zu deren betrieb |
US6574138B2 (en) | 1999-09-06 | 2003-06-03 | Infineon Technologies Ag | Memory cell configuration and method for operating the configuration |
DE10041378C1 (de) * | 2000-08-23 | 2002-05-16 | Infineon Technologies Ag | MRAM-Anordnung |
US6421271B1 (en) | 2000-08-23 | 2002-07-16 | Infineon Technologies Ag | MRAM configuration |
US6487109B2 (en) | 2000-09-04 | 2002-11-26 | Infineon Technologies Ag | Magnetoresistive memory and method for reading a magnetoresistive memory |
DE10043440C2 (de) * | 2000-09-04 | 2002-08-29 | Infineon Technologies Ag | Magnetoresistiver Speicher und Verfahren zu seinem Auslesen |
DE10043440A1 (de) * | 2000-09-04 | 2002-03-28 | Infineon Technologies Ag | Magnetoresistiver Speicher und Verfahren zu seinem Auslesen |
WO2002059941A2 (en) * | 2001-01-24 | 2002-08-01 | Infineon Technologies Ag | A self-aligned cross-point mram device with aluminum metallization layers |
WO2002059941A3 (en) * | 2001-01-24 | 2003-12-24 | Infineon Technologies Ag | A self-aligned cross-point mram device with aluminum metallization layers |
US6839269B2 (en) | 2001-12-28 | 2005-01-04 | Kabushiki Kaisha Toshiba | Magnetic random access memory |
WO2003063173A1 (en) * | 2002-01-18 | 2003-07-31 | Freescale Semiconductor, Inc. | Mram without isolation devices |
CN100390899C (zh) * | 2002-01-18 | 2008-05-28 | 飞思卡尔半导体公司 | 无隔离器件的mram |
DE102004011418B4 (de) * | 2003-07-07 | 2009-05-07 | Samsung Electronics Co., Ltd., Suwon | Anordnung und Verfahren zum Lesen einer Speicherzelle |
KR101054363B1 (ko) | 2003-07-07 | 2011-08-05 | 삼성전자주식회사 | 판독 동작 수행 방법 및 시스템 |
US7359234B2 (en) | 2004-11-30 | 2008-04-15 | Kabushiki Kaisha Toshiba | Semiconductor memory device |
Also Published As
Publication number | Publication date |
---|---|
KR100450466B1 (ko) | 2004-09-30 |
KR20010108096A (ko) | 2001-12-07 |
JP2002535798A (ja) | 2002-10-22 |
TW462050B (en) | 2001-11-01 |
EP1141960B1 (de) | 2002-07-03 |
CN1145168C (zh) | 2004-04-07 |
JP3773031B2 (ja) | 2006-05-10 |
CN1343359A (zh) | 2002-04-03 |
DE50000262D1 (de) | 2002-08-08 |
EP1141960A1 (de) | 2001-10-10 |
US20020034096A1 (en) | 2002-03-21 |
US6424562B1 (en) | 2002-07-23 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP1141960B1 (de) | Schreib-/lesearchitektur für mram | |
DE60008250T2 (de) | Verfahren und anordnung zum lesen eines magnetoresitiven speichers | |
DE69930129T2 (de) | Mram speicher mit mehreren speicherbanken | |
DE69920390T2 (de) | Mram mit geteilten wort-und bitleitungen | |
DE10041378C1 (de) | MRAM-Anordnung | |
DE112010003400B4 (de) | Speicherarchitektur und Verwendung eines magnetischen Racetrack-Speichers | |
DE10036140C1 (de) | Verfahren und Anordnung zum zerstörungsfreien Auslesen von Speicherzellen eines MRAM-Speichers | |
DE19914488C1 (de) | Vorrichtung zur Bewertung der Zellenwiderstände in einem magnetoresistiven Speicher | |
DE60200888T2 (de) | Referenzschaltung für mram zelle | |
DE102004039235A1 (de) | Speicherzellenfolgen | |
DE112012004304B4 (de) | Magnetoresistiver Direktzugriffsspeicher mit Mehrbit-Spinmomenttransfer mit einem einzelnen Stapel von Magnettunnelübergängen | |
DE102006008264B4 (de) | MRAM Zelle mit Domänenwandumschaltung und Feldauswahl | |
EP1003176A2 (de) | Magnetischer Speicher | |
DE102013101675A1 (de) | Anpassung von Referenzwiderständen bei der Ermittlung von MRAM-Widerstandszuständen | |
EP1163676A1 (de) | Speicherzellenanordnung und verfahren zu deren herstellung | |
DE10043440C2 (de) | Magnetoresistiver Speicher und Verfahren zu seinem Auslesen | |
DE102005046425A1 (de) | Array resistiver Speicherzellen und Verfahren zum Erfassen von Widerstandswerten solcher Zellen | |
DE60304209T2 (de) | Magnettunnelsperrschichtspeicherzellenarchitektur | |
EP1354321B1 (de) | Mram-anordnung | |
DE19717123A1 (de) | Verfahren zur Erkennung von Informationen, die in einer Mram Zelle gespeichert ist, die zwei Schichten unterschiedlicher Dicke aufweist | |
DE2756267B2 (de) | ||
DE10338729B4 (de) | Magnetspeichervorrichtung mit größerer Referenzzelle | |
DE60107362T2 (de) | Reparaturverfahren von defekten Tunnelübergangsvorrichtungen | |
DE102007045077B4 (de) | Aktive Schreib-Strom-Anpassung für einen magnetoresistiven Vielfachzugriffsspeicher | |
DE102004011418B4 (de) | Anordnung und Verfahren zum Lesen einer Speicherzelle |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
WWE | Wipo information: entry into national phase |
Ref document number: 00804980.7 Country of ref document: CN |
|
AK | Designated states |
Kind code of ref document: A1 Designated state(s): CN JP KR US |
|
AL | Designated countries for regional patents |
Kind code of ref document: A1 Designated state(s): AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE |
|
DFPE | Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101) | ||
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
WWE | Wipo information: entry into national phase |
Ref document number: 2000904823 Country of ref document: EP |
|
ENP | Entry into the national phase |
Ref document number: 2000 594120 Country of ref document: JP Kind code of ref document: A |
|
WWE | Wipo information: entry into national phase |
Ref document number: 09905830 Country of ref document: US Ref document number: 1020017008881 Country of ref document: KR |
|
WWP | Wipo information: published in national office |
Ref document number: 2000904823 Country of ref document: EP |
|
WWP | Wipo information: published in national office |
Ref document number: 1020017008881 Country of ref document: KR |
|
WWG | Wipo information: grant in national office |
Ref document number: 2000904823 Country of ref document: EP |
|
WWG | Wipo information: grant in national office |
Ref document number: 1020017008881 Country of ref document: KR |