TWI615970B - 半導體元件 - Google Patents

半導體元件 Download PDF

Info

Publication number
TWI615970B
TWI615970B TW105143896A TW105143896A TWI615970B TW I615970 B TWI615970 B TW I615970B TW 105143896 A TW105143896 A TW 105143896A TW 105143896 A TW105143896 A TW 105143896A TW I615970 B TWI615970 B TW I615970B
Authority
TW
Taiwan
Prior art keywords
region
field effect
semiconductor device
conductivity type
substrate
Prior art date
Application number
TW105143896A
Other languages
English (en)
Other versions
TW201824558A (zh
Inventor
溫文瑩
Original Assignee
新唐科技股份有限公司
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 新唐科技股份有限公司 filed Critical 新唐科技股份有限公司
Priority to TW105143896A priority Critical patent/TWI615970B/zh
Priority to CN201710196968.XA priority patent/CN108257955B/zh
Priority to US15/856,066 priority patent/US10217814B2/en
Application granted granted Critical
Publication of TWI615970B publication Critical patent/TWI615970B/zh
Publication of TW201824558A publication Critical patent/TW201824558A/zh

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/0603Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions
    • H01L29/0607Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration
    • H01L29/0611Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse biased devices
    • H01L29/0615Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse biased devices by the doping profile or the shape or the arrangement of the PN junction, or with supplementary regions, e.g. junction termination extension [JTE]
    • H01L29/063Reduced surface field [RESURF] pn-junction structures
    • H01L29/0634Multiple reduced surface field (multi-RESURF) structures, e.g. double RESURF, charge compensation, cool, superjunction (SJ), 3D-RESURF, composite buffer (CB) structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body
    • H01L27/10Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration
    • H01L27/105Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration including field-effect components
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/0603Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions
    • H01L29/0642Isolation within the component, i.e. internal isolation
    • H01L29/0649Dielectric regions, e.g. SiO2 regions, air gaps
    • H01L29/0653Dielectric regions, e.g. SiO2 regions, air gaps adjoining the input or output region of a field-effect device, e.g. the source or drain region
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/08Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
    • H01L29/0843Source or drain regions of field-effect devices
    • H01L29/0847Source or drain regions of field-effect devices of field-effect transistors with insulated gate
    • H01L29/0852Source or drain regions of field-effect devices of field-effect transistors with insulated gate of DMOS transistors
    • H01L29/0873Drain regions
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/10Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode not carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
    • H01L29/1095Body region, i.e. base region, of DMOS transistors or IGBTs
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/7801DMOS transistors, i.e. MISFETs with a channel accommodating body or base region adjoining a drain drift region
    • H01L29/7816Lateral DMOS transistors, i.e. LDMOS transistors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/41Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
    • H01L29/423Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
    • H01L29/42312Gate electrodes for field effect devices
    • H01L29/42316Gate electrodes for field effect devices for field-effect transistors
    • H01L29/4232Gate electrodes for field effect devices for field-effect transistors with insulated gate
    • H01L29/42364Gate electrodes for field effect devices for field-effect transistors with insulated gate characterised by the insulating layer, e.g. thickness or uniformity
    • H01L29/42368Gate electrodes for field effect devices for field-effect transistors with insulated gate characterised by the insulating layer, e.g. thickness or uniformity the thickness being non-uniform

Abstract

一種半導體元件,包括基底、金氧半場效電晶體以及多個並聯的接面場效電晶體。金氧半場效電晶體配置於基底上。金氧半場效電晶體包括源極區、汲極區以及配置在源極區與汲極區之間的閘極結構。接面場效電晶體與金氧半場效電晶體串聯。各接面場效電晶體於源極區與汲極區之間橫向延伸。

Description

半導體元件
本發明是有關於一種積體電路,且特別是有關於一種半導體元件。
近年來,隨著環保意識抬頭,於是具有低功耗以及高效率能源轉換的高壓元件(high voltage device)愈來愈受到矚目。一般而言,高壓元件主要是應用在功率切換(power switch)元件,例如是開關式電源供應(switching mode power supply,SMPS)、照明、馬達控制或電漿顯示器驅動器等各種領域。
橫向擴散金氧半導體(laterally diffused metal oxide semiconductor,LDMOS)元件是一種典型的高壓元件,其可與互補式金氧半導體製程整合,藉此在單一晶片上製造具有控制、邏輯以及電源開關功能的元件。LDMOS元件在操作時必須具有高崩潰電壓(breakdown voltage)以及低的開啟狀態電阻(on-state resistance,Ron)。然而,設計者若要達成高崩潰電壓的規格要求,通常會犧牲開啟狀態電阻,反之亦然。因此,崩潰電壓與開啟狀態電阻處於一種權衡關係(trade-off)。
本發明提供一種半導體元件,其將多個並聯的接面場效電晶體與金氧半場效電晶體串聯,使得所述半導體元件具有高崩潰電壓,同時維持低的開啟狀態電阻。
本發明提供一種半導體元件,包括基底、金氧半場效電晶體以及多個並聯的接面場效電晶體。金氧半場效電晶體配置於基底上。金氧半場效電晶體包括源極區、汲極區以及配置在源極區與汲極區之間的閘極結構。接面場效電晶體與金氧半場效電晶體串聯。各接面場效電晶體於源極區與汲極區之間橫向延伸。
本發明提供一種半導體元件,包括具有第一導電型的基底、具有第二導電型的源極區與汲極區、閘極結構、具有第二導電型的第一漂移區、多個第一隔離結構以及具有第一導電型的多個第一摻雜區。源極區與汲極區分別配置在基底上。閘極結構配置於源極區與汲極區之間的基底上。第一漂移區配置於基底與閘極結構之間。第一隔離結構分別配置於第一漂移區中,使得第一漂移區分隔為多個第二漂移區。各第二漂移區自源極區延伸至汲極區。第一摻雜區分別配置於第一隔離結構與第二漂移區之間。
基於上述,本發明將多個並聯的接面場效電晶體與金氧半場效電晶體串聯。當汲極電壓低時,本發明之半導體元件的開啟狀態電阻即為接面場效電晶體的並聯電阻。當汲極電壓高時,由於接面場效電晶體的夾止(pinch off)作用,分擔了大部分的壓降,藉此提高了本發明之半導體元件的崩潰電壓。因此,本發明之半導體元件不僅具有高崩潰電壓,同時可維持低的開啟狀態電阻。
為讓本發明的上述特徵和優點能更明顯易懂,下文特舉實施例,並配合所附圖式作詳細說明如下。
參照本實施例之圖式以更全面地闡述本發明。然而,本發明亦可以各種不同的形式體現,而不應限於本文中所述之實施例。圖式中的層與區域的厚度會為了清楚起見而放大。相同或相似之標號表示相同或相似之元件,以下段落將不再一一贅述。
在以下的實施例中,第一導電型與第二導電型不同。在一實施例中,第一導電型為N型,第二導電型為P型。在另一實施例中,第一導電型為P型,第二導電型為N型。P型摻雜例如是硼;N型摻雜例如是磷或是砷。在本實施例中,是以第一導電型為P型,第二導電型為N型為例來說明,但本發明並不以此為限。
圖1是依照本發明之一實施例的一種半導體元件的上視圖。為圖面清楚起見,在圖1中僅繪示出源極區、汲極區、閘極結構、井區、第一隔離結構以及接面場效電晶體。
請先參照圖1,半導體元件10包括具有第二導電型的源極區202、具有第二導電型的汲極區204、閘極結構208、第一隔離結構104以及多個並聯的接面場效電晶體106。
源極區202、汲極區204以及配置於源極區202與汲極區204之間的閘極結構208可構成一金氧半場效電晶體。所述金氧半場效電晶體與接面場效電晶體106串聯。如圖1所示,各接面場效電晶體106於源極區202(或閘極結構208)與汲極區204之間橫向延伸。換言之,各接面場效電晶體106自源極區202(或閘極結構208)朝向汲極區204的方向(即A-A’線方向)延伸。詳細地說,各接面場效電晶體106包括具有第一導電型的兩個第一摻雜區110a、110b以及具有第二導電型的漂移區108。在垂直於源極區202(或閘極結構208)朝向汲極區204的方向(即B-B’線方向)上,漂移區108位於兩個第一摻雜區110a、110b之間。第一隔離結構104分別配置於接面場效電晶體106之間。也就是說,各第一隔離結構104亦自源極區202(或閘極結構208)延伸至汲極區204,且第一隔離結構104與接面場效電晶體106沿著B-B’線方向交替排列。另外,雖然圖1中僅繪示兩個接面場效電晶體106,但本發明不以此為限。在其他實施例中,接面場效電晶體106的數量可依需求來調整。
在本實施例中,第一隔離結構104分隔彼此並聯的接面場效電晶體106,使得源極區202與汲極區204之間的通道變成了多通道(亦即多個漂移區108)。因此,當汲極電壓低時,本實施例之半導體元件10的開啟狀態電阻即為接面場效電晶體106的並聯電阻。而當汲極電壓高時,由於接面場效電晶體106的夾止作用,分擔了大部分的壓降,藉此提高了本實施例之半導體元件10的崩潰電壓。如此一來,本實施例之半導體元件10不僅具有高崩潰電壓,同時可維持低的開啟狀態電阻。
值得注意的是,在A-A’線方向上,本實施例之第一隔離結構104與閘極結構208相距一距離D。此距離D可使得閘極結構208中的閘介電層208a(如圖2所示)與第一隔離結構104不會重疊,藉此避免時依性介電崩潰(time-dependent dielectric breakdown,TDDB)效應,進而提升半導體元件10的可靠度。在一實施例中,距離D可例如是大於或等於0 µm 。但本發明不以此為限,在其他實施例中,第一隔離結構104與閘極結構208之間的距離可趨近於零,或是部分重疊。
此外,本實施例之半導體元件10更包括具有第一導電型的井區114。井區114位於閘極結構208遠離接面場效電晶體106的一側,使得源極區202位於井區114與閘極結構208之間。另一方面來看,井區114包圍源極區202,並與部分閘極結構208相連。
圖2是圖1之A-A’線的第一實施例的剖面示意圖。圖3A是圖1之B-B’線的第一實施例的剖面示意圖。
請同時參照圖1、圖2與圖3A,從剖面示意圖的角度來看,半導體元件10包括具有第一導電型的基底100、具有第二導電型的第三摻雜區102、具有第一導電型的井區114、具有第二導電型的源極區202、具有第二導電型的汲極區204、具有第一導電型的第四摻雜區206、閘極結構208、第一隔離結構104、第二隔離結構112以及多個並聯的接面場效電晶體106。
基底100可以是半導體基底、半導體化合物基底或是絕緣層上有半導體基底(Semiconductor Over Insulator,SOI)。半導體例如是IVA族的原子,例如矽或鍺。半導體化合物例如是IVA族的原子所形成之半導體化合物,例如是碳化矽或是矽化鍺,或是IIIA族原子與VA族原子所形成之半導體化合物,例如是砷化鎵。
第三摻雜區102位於基底100上。在一實施例中,第三摻雜區102可例如是N型磊晶層(N-epi)、N型深井區(deep N-well)或其組合。
井區114位於第三摻雜區102中。源極區202與第四摻雜區206分別位於井區114中。源極區202與第四摻雜區206之間更包括第三隔離結構210。第三隔離結構210例如是局部熱氧化隔離結構,其材質為絕緣材料,例如是氧化矽。
閘極結構208包括閘介電層208a與閘電極208b。閘介電層208a位於井區114(或第三摻雜區102)與閘電極208b之間。閘介電層208a可以是由單材料層所構成。單材料層例如是低介電常數材料或是高介電常數材料。低介電常數材料是指介電常數低於4的介電材料,例如是氧化矽或氮氧化矽。高介電常數材料是指介電常數高於4的介電材料,例如是HfAlO、HfO 2、Al 2O 3或Si 3N 4。閘介電層208a的厚度依不同介電材料的選擇而有所不同,舉例來說,若閘介電層208a為氧化矽的話,其厚度可為5 nm至100 nm。閘電極208b為導電材質,例如金屬、多晶矽、摻雜多晶矽、多晶矽化金屬或其組合而成之堆疊層。
接面場效電晶體106位於第三摻雜區102中。另一方面,如圖3A所示,第三摻雜區102位於接面場效電晶體106與基底100之間。各接面場效電晶體106包括具有第一導電型的兩個第一摻雜區110a、110b以及具有第二導電型的漂移區108。如圖3A所示,在B-B’線方向上,漂移區108位於兩個第一摻雜區110a、110b之間。
如圖3A所示,第一隔離結構104分別配置於接面場效電晶體106之間,以分隔接面場效電晶體106。在一實施例中,第一隔離結構104可例如是淺溝渠隔離(Shallow Trench Isolation,STI)結構。具體來說,第一隔離結構104的形成方法可例如是先在第三摻雜區102中形成多個開口(未繪示)。接著,對所述開口進行一傾斜角度的離子佈植製程。藉由調整所述傾斜角度,可於所述開口的兩側分別形成第一摻雜區110a、110b。在一實施例中,各第一摻雜區110a、110b的摻雜濃度為1´10 17/cm 3至1´10 19/cm 3。但本發明不以此為限,在其他實施例中,可隨著設計者的需求調整第一摻雜區110a、110b的摻雜濃度。之後,於所述開口中填入絕緣材料。所述絕緣材料可例如是氧化矽。在一實施例中,第一隔離結構104的底面與漂移區108的底面齊平。但本發明不限於此,在其他實施例中,第一隔離結構104的底面與漂移區108的底面亦可為不同平面。
另外,第二隔離結構112配置於第一隔離結構104與接面場效電晶體106上。如圖2所示,第二隔離結構112位於源極區202與汲極區204之間,且第二隔離結構112的一部分位於漂移區108中,第二隔離結構112的另一部分位於第三摻雜區102中。換言之,第二隔離結構112與接面場效電晶體106部分重疊。閘極結構208覆蓋第二隔離結構112的部分頂面。透過閘極結構208覆蓋部分第二隔離結構112的架構,可使源極區202與汲極區204之間所形成的電場中最大電場強度的位置往第二隔離結構112下方偏移,而非落在閘介電層208a下方,避免厚度較薄的閘介電層208a被過強的電場擊穿。在一實施例中,第二隔離結構112例如是局部熱氧化隔離結構,其材質為絕緣材料,例如是氧化矽。
在替代實施例中,如圖3A所示,第一隔離結構104與第二隔離結構112的組合可視為是一種指叉型結構。第一隔離結構104分別埋入第三摻雜區102中,使得第三摻雜區102分隔為多個漂移區108。在此實施例中,第三摻雜區102的摻雜濃度可實質上等於漂移區108的摻雜濃度。
雖然圖3A所繪示的第一隔離結構104與基底100之間具有第三摻雜區102,但本發明不以此為限。在其他實施例中,第一隔離結構104亦可與基底100相連或接觸。也就是說,第一隔離結構104與基底100之間可不具有第三摻雜區102。
請回頭參照圖2,汲極區204位於漂移區108中。在一實施例中,漂移區108的摻雜濃度可高於第三摻雜區102的摻雜濃度;而汲極區204的摻雜濃度可高於漂移區108的摻雜濃度。但本發明不以此為限,在其他實施例中,可隨著設計者的需求調整漂移區108的摻雜濃度,以降低本實施例之半導體元件10的開啟狀態電阻。
此外,半導體元件10更包括接觸窗212配置於源極區202上;接觸窗214配置於汲極區204上。接觸窗212與接觸窗214分別為導電材質,例如金屬、多晶矽、摻雜多晶矽、多晶矽化金屬或其組合。
圖3B是圖1之B-B’線的第二實施例的剖面示意圖。
請參照圖3B,本發明第二實施例之半導體元件20與第一實施例之半導體元件10相似,其不同之處在於:第二實施例之半導體元件20更包括具有第一導電型的多個第二摻雜區110c分別配置於第一隔離結構104的下方的第三摻雜區102中。詳細地說,第二摻雜區110c的形成方法可例如是先在第三摻雜區102中形成多個開口(未繪示)。接著,對所述開口進行一傾斜角度的離子佈植製程。藉由調整所述傾斜角度,可於所述開口的兩側分別形成第二摻雜區110a、110b,並同時在所述開口的底部形成第二摻雜區110c。在一實施例中,第一摻雜區110a、110b以及第二摻雜區110c的摻雜濃度可實質上相同。但本發明不以此為限,在其他實施例中,亦可分開形成第一摻雜區110a、110b以及第二摻雜區110c,使得第一摻雜區110a、110b以及第二摻雜區110c的摻雜濃度實質上不同。
值得注意的是,第二摻雜區110c、第三摻雜區102以及基底100可形成另一種接面場效電晶體。當汲極電壓高時,由於第二摻雜區110c、第三摻雜區102以及基底100所構成的接面場效電晶體亦具有夾止作用,其可更進一步地提高了本實施例之半導體元件20的崩潰電壓。
綜上所述,本發明將多個並聯的接面場效電晶體與金氧半場效電晶體串聯。當汲極電壓低時,本發明之半導體元件的開啟狀態電阻即為接面場效電晶體的並聯電阻。當汲極電壓高時,由於接面場效電晶體的夾止作用,分擔了大部分的壓降,藉此提高了本發明之半導體元件的崩潰電壓。因此,本發明之半導體元件不僅具有高崩潰電壓,同時可維持低的開啟狀態電阻。
雖然本發明已以實施例揭露如上,然其並非用以限定本發明,任何所屬技術領域中具有通常知識者,在不脫離本發明的精神和範圍內,當可作些許的更動與潤飾,故本發明的保護範圍當視後附的申請專利範圍所界定者為準。
10、20‧‧‧半導體元件
100‧‧‧基底
102‧‧‧第三摻雜區
104‧‧‧第一隔離結構
106‧‧‧接面場效電晶體
108‧‧‧漂移區
110a、110b‧‧‧第一摻雜區
110c‧‧‧第二摻雜區
112‧‧‧第二隔離結構
114‧‧‧井區
202‧‧‧源極區
204‧‧‧汲極區
206‧‧‧第四摻雜區
208‧‧‧閘極結構
208a‧‧‧閘介電層
208b‧‧‧閘電極
210‧‧‧第三隔離結構
212、214‧‧‧接觸窗
D‧‧‧距離
圖1是依照本發明之一實施例的一種半導體元件的上視圖。 圖2是圖1之A-A’線的第一實施例的剖面示意圖。 圖3A是圖1之B-B’線的第一實施例的剖面示意圖。 圖3B是圖1之B-B’線的第二實施例的剖面示意圖。
10‧‧‧半導體元件
104‧‧‧第一隔離結構
106‧‧‧接面場效電晶體
108‧‧‧漂移區
110a、110b‧‧‧第一摻雜區
114‧‧‧井區
202‧‧‧源極區
204‧‧‧汲極區
208‧‧‧閘極結構
D‧‧‧距離

Claims (10)

  1. 一種半導體元件,包括:一金氧半場效電晶體,配置於一基底上,其中該金氧半場效電晶體包括:一源極區、一汲極區以及配置在該源極區與該汲極區之間的一閘極結構;以及多個並聯的接面場效電晶體,與該金氧半場效電晶體串聯,其中各該些接面場效電晶體於該源極區與該汲極區之間橫向延伸。
  2. 如申請專利範圍第1項所述的半導體元件,更包括多個第一隔離結構,分別配置於該些接面場效電晶體之間,其中各該些第一隔離結構於該源極區與該汲極區之間橫向延伸。
  3. 如申請專利範圍第2項所述的半導體元件,其中各該些接面場效電晶體包括:具有一第一導電型的兩個第一摻雜區,位於該基底上;以及具有一第二導電型的一漂移區,配置在該些第一摻雜區之間。
  4. 如申請專利範圍第3項所述的半導體元件,更包括具有該第一導電型的多個第二摻雜區,分別配置在該些第一隔離結構的下方。
  5. 如申請專利範圍第2項所述的半導體元件,其中該些第一隔離結構與該閘極結構相距一距離。
  6. 如申請專利範圍第2項所述的半導體元件,更包括一第二隔離結構,配置於該些第一隔離結構與該些接面場效電晶體上,其中該閘極結構部分覆蓋該第二隔離結構的頂面。
  7. 如申請專利範圍第1項所述的半導體元件,更包括具有一第二導電型的一第三摻雜區,位於該基底與該些接面場效電晶體之間。
  8. 一種半導體元件,包括:具有一第一導電型的一基底;具有一第二導電型的一源極區與一汲極區,分別配置在該基底上;一閘極結構,配置於該源極區與該汲極區之間的該基底上;具有該第二導電型的一第一漂移區,配置於該基底與該閘極結構之間;多個第一隔離結構,分別配置於該第一漂移區中,使得該第一漂移區分隔為多個第二漂移區,其中各該些第二漂移區於該源極區與該汲極區之間橫向延伸;以及具有該第一導電型的多個第一摻雜區,分別配置於該些第一隔離結構與該些第二漂移區之間。
  9. 如申請專利範圍第8項所述的半導體元件,更包括具有該第二導電型的一第三摻雜區位於該基底與該些第一隔離結構之間。
  10. 如申請專利範圍第9項所述的半導體元件,更包括具有該第一導電型的多個第二摻雜區,分別配置於該些第一隔離結構的下方的該第三摻雜區中。
TW105143896A 2016-12-29 2016-12-29 半導體元件 TWI615970B (zh)

Priority Applications (3)

Application Number Priority Date Filing Date Title
TW105143896A TWI615970B (zh) 2016-12-29 2016-12-29 半導體元件
CN201710196968.XA CN108257955B (zh) 2016-12-29 2017-03-29 半导体元件
US15/856,066 US10217814B2 (en) 2016-12-29 2017-12-28 Semiconductor device

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
TW105143896A TWI615970B (zh) 2016-12-29 2016-12-29 半導體元件

Publications (2)

Publication Number Publication Date
TWI615970B true TWI615970B (zh) 2018-02-21
TW201824558A TW201824558A (zh) 2018-07-01

Family

ID=62014648

Family Applications (1)

Application Number Title Priority Date Filing Date
TW105143896A TWI615970B (zh) 2016-12-29 2016-12-29 半導體元件

Country Status (3)

Country Link
US (1) US10217814B2 (zh)
CN (1) CN108257955B (zh)
TW (1) TWI615970B (zh)

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWI719747B (zh) * 2019-12-10 2021-02-21 新唐科技股份有限公司 半導體裝置結構及其製造方法
CN117293192B (zh) * 2023-11-27 2024-02-13 北京智芯微电子科技有限公司 多沟道半导体器件、工艺、芯片及电子设备

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TW201011913A (en) * 2008-09-03 2010-03-16 Nuvoton Technology Corp Lateral diffused metal oxide semiconductor device
TW201103147A (en) * 2009-07-08 2011-01-16 Nuvoton Technology Corp Metal oxide semiconductor transistor and manufacture method thereof

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5313082A (en) * 1993-02-16 1994-05-17 Power Integrations, Inc. High voltage MOS transistor with a low on-resistance
US6207994B1 (en) * 1996-11-05 2001-03-27 Power Integrations, Inc. High-voltage transistor with multi-layer conduction region
US6800903B2 (en) * 1996-11-05 2004-10-05 Power Integrations, Inc. High-voltage transistor with multi-layer conduction region
US6528849B1 (en) * 2000-08-31 2003-03-04 Motorola, Inc. Dual-gate resurf superjunction lateral DMOSFET
CN102187466B (zh) 2008-10-20 2013-09-04 Nxp股份有限公司 半导体器件和这种器件的制造方法
CN102593127B (zh) * 2012-02-27 2014-04-09 电子科技大学 一种复合功率半导体器件
GB2534544A (en) * 2014-12-12 2016-08-03 Reinhausen Maschf Scheubeck Hybrid device

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TW201011913A (en) * 2008-09-03 2010-03-16 Nuvoton Technology Corp Lateral diffused metal oxide semiconductor device
TW201103147A (en) * 2009-07-08 2011-01-16 Nuvoton Technology Corp Metal oxide semiconductor transistor and manufacture method thereof

Also Published As

Publication number Publication date
US20180190764A1 (en) 2018-07-05
TW201824558A (zh) 2018-07-01
CN108257955B (zh) 2020-07-03
US10217814B2 (en) 2019-02-26
CN108257955A (zh) 2018-07-06

Similar Documents

Publication Publication Date Title
US8404526B2 (en) Semiconductor device and manufacturing method for the same
US6833585B2 (en) High voltage lateral DMOS transistor having low on-resistance and high breakdown voltage
KR100781213B1 (ko) 횡형 2중 확산형 전계 효과 트랜지스터 및 그를 구비한집적회로
US7368785B2 (en) MOS transistor device structure combining Si-trench and field plate structures for high voltage device
US20180033854A1 (en) Semiconductor device and manufacturing method thereof
US20110215402A1 (en) Semiconductor device
US8674435B2 (en) Semiconductor integrated circuit device and method of manufacturing the same
US8278683B2 (en) Lateral insulated gate bipolar transistor
CN108258046B (zh) 半导体元件
TWI604619B (zh) 二極體、接面場效電晶體以及半導體元件
TWI615970B (zh) 半導體元件
US10790387B2 (en) High voltage LDMOS transistor and methods for manufacturing the same
TWI447912B (zh) 半導體裝置及其製造方法
US9000520B2 (en) Semiconductor device with an insulating structure for insulating an electrode from a semiconductor body
US7652353B2 (en) Semiconductor device
KR20190114695A (ko) 터널링 전계 효과 트랜지스터 및 이의 제조 방법
US20150171078A1 (en) Semiconductor device
TWI473267B (zh) 金氧半場效電晶體元件
US20230246068A1 (en) Field effect transistor having a dielectric structure
US20230326982A1 (en) Semiconductor device and fabrication method thereof
TWI742221B (zh) 溝槽金氧半導體元件及其製造方法
KR20230125135A (ko) 반도체 장치
TW202322400A (zh) 半導體裝置
TWI404207B (zh) 半導體結構