TWI495007B - 元件形成用基板及其製造方法 - Google Patents
元件形成用基板及其製造方法 Download PDFInfo
- Publication number
- TWI495007B TWI495007B TW101142609A TW101142609A TWI495007B TW I495007 B TWI495007 B TW I495007B TW 101142609 A TW101142609 A TW 101142609A TW 101142609 A TW101142609 A TW 101142609A TW I495007 B TWI495007 B TW I495007B
- Authority
- TW
- Taiwan
- Prior art keywords
- substrate
- film
- oxide film
- insulating film
- forming
- Prior art date
Links
- 239000000758 substrate Substances 0.000 title claims description 174
- 238000004519 manufacturing process Methods 0.000 title claims description 31
- 229910000577 Silicon-germanium Inorganic materials 0.000 claims description 9
- 230000015572 biosynthetic process Effects 0.000 claims description 5
- 230000001590 oxidative effect Effects 0.000 claims description 4
- 239000002184 metal Substances 0.000 claims description 3
- 238000005530 etching Methods 0.000 claims description 2
- 150000002736 metal compounds Chemical class 0.000 claims 4
- 229910005793 GeO 2 Inorganic materials 0.000 description 24
- 238000000034 method Methods 0.000 description 16
- 229910018072 Al 2 O 3 Inorganic materials 0.000 description 14
- 230000000694 effects Effects 0.000 description 13
- 229910004298 SiO 2 Inorganic materials 0.000 description 10
- 230000001603 reducing effect Effects 0.000 description 10
- 230000003647 oxidation Effects 0.000 description 8
- 238000007254 oxidation reaction Methods 0.000 description 8
- 238000000231 atomic layer deposition Methods 0.000 description 6
- 230000001681 protective effect Effects 0.000 description 6
- 238000001039 wet etching Methods 0.000 description 6
- 150000001875 compounds Chemical class 0.000 description 5
- 239000013078 crystal Substances 0.000 description 4
- 230000007547 defect Effects 0.000 description 4
- 239000000853 adhesive Substances 0.000 description 3
- 230000001070 adhesive effect Effects 0.000 description 3
- 238000004140 cleaning Methods 0.000 description 3
- 238000001451 molecular beam epitaxy Methods 0.000 description 3
- 238000005229 chemical vapour deposition Methods 0.000 description 2
- 230000005684 electric field Effects 0.000 description 2
- GPRLSGONYQIRFK-UHFFFAOYSA-N hydron Chemical compound [H+] GPRLSGONYQIRFK-UHFFFAOYSA-N 0.000 description 2
- 239000012212 insulator Substances 0.000 description 2
- 238000005468 ion implantation Methods 0.000 description 2
- 239000000463 material Substances 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 239000007789 gas Substances 0.000 description 1
- 238000009413 insulation Methods 0.000 description 1
- 238000004518 low pressure chemical vapour deposition Methods 0.000 description 1
- 239000000203 mixture Substances 0.000 description 1
- 238000005498 polishing Methods 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
- 238000005406 washing Methods 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/83—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/7624—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
- H01L21/76251—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques
- H01L21/76256—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques using silicon etch back techniques, e.g. BESOI, ELTRAN
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/7624—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
- H01L21/76251—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Thin Film Transistor (AREA)
- Element Separation (AREA)
- Recrystallisation Techniques (AREA)
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2011251885A JP2013110161A (ja) | 2011-11-17 | 2011-11-17 | 素子形成用基板及びその製造方法 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| TW201330097A TW201330097A (zh) | 2013-07-16 |
| TWI495007B true TWI495007B (zh) | 2015-08-01 |
Family
ID=48429528
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| TW101142609A TWI495007B (zh) | 2011-11-17 | 2012-11-15 | 元件形成用基板及其製造方法 |
Country Status (4)
| Country | Link |
|---|---|
| US (1) | US20140252555A1 (enExample) |
| JP (1) | JP2013110161A (enExample) |
| TW (1) | TWI495007B (enExample) |
| WO (1) | WO2013073468A1 (enExample) |
Families Citing this family (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| EP3155656A4 (en) * | 2014-06-13 | 2018-02-14 | Intel Corporation | Surface encapsulation for wafer bonding |
| CN106611740B (zh) * | 2015-10-27 | 2020-05-12 | 中国科学院微电子研究所 | 衬底及其制造方法 |
| US11502106B2 (en) * | 2020-02-11 | 2022-11-15 | Globalfoundries U.S. Inc. | Multi-layered substrates of semiconductor devices |
Citations (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| TW200737403A (en) * | 2006-01-23 | 2007-10-01 | Soitec Silicon On Insulator | A method of fabricating a composite substrate with improved electrical properties |
Family Cites Families (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20050252449A1 (en) * | 2004-05-12 | 2005-11-17 | Nguyen Son T | Control of gas flow and delivery to suppress the formation of particles in an MOCVD/ALD system |
| JP4504390B2 (ja) * | 2007-02-27 | 2010-07-14 | 株式会社東芝 | 相補型半導体装置 |
| JP4768788B2 (ja) * | 2008-09-12 | 2011-09-07 | 株式会社東芝 | 半導体装置およびその製造方法 |
| JP2010232568A (ja) * | 2009-03-29 | 2010-10-14 | Univ Of Tokyo | 半導体デバイス及びその製造方法 |
| JP5235784B2 (ja) * | 2009-05-25 | 2013-07-10 | パナソニック株式会社 | 半導体装置 |
| US8557679B2 (en) * | 2010-06-30 | 2013-10-15 | Corning Incorporated | Oxygen plasma conversion process for preparing a surface for bonding |
| US8772873B2 (en) * | 2011-01-24 | 2014-07-08 | Tsinghua University | Ge-on-insulator structure and method for forming the same |
-
2011
- 2011-11-17 JP JP2011251885A patent/JP2013110161A/ja active Pending
-
2012
- 2012-11-09 WO PCT/JP2012/079110 patent/WO2013073468A1/ja not_active Ceased
- 2012-11-15 TW TW101142609A patent/TWI495007B/zh active
-
2014
- 2014-05-16 US US14/279,912 patent/US20140252555A1/en not_active Abandoned
Patent Citations (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| TW200737403A (en) * | 2006-01-23 | 2007-10-01 | Soitec Silicon On Insulator | A method of fabricating a composite substrate with improved electrical properties |
Also Published As
| Publication number | Publication date |
|---|---|
| TW201330097A (zh) | 2013-07-16 |
| JP2013110161A (ja) | 2013-06-06 |
| US20140252555A1 (en) | 2014-09-11 |
| WO2013073468A1 (ja) | 2013-05-23 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP4718425B2 (ja) | 複合基板の作製方法 | |
| CN101990697B (zh) | 贴合基板的制造方法 | |
| CN102347219A (zh) | 形成复合功能材料结构的方法 | |
| KR20080090273A (ko) | Soi 기판 및 그 제작 방법, 및 반도체 장치 | |
| JP2010535419A (ja) | 超薄膜単結晶半導体tftとその製造処理 | |
| TWI480976B (zh) | 在多層晶圓中之溝渠結構 | |
| TWI746555B (zh) | 用於製作應變式絕緣體上半導體底材之方法 | |
| US8241998B2 (en) | Method of producing an SOI structure with an insulating layer of controlled thickness | |
| KR20080007094A (ko) | 결합 계면 안정화를 위한 열처리 | |
| TWI495007B (zh) | 元件形成用基板及其製造方法 | |
| CN103137490B (zh) | 半导体器件及其制造方法 | |
| US7601614B2 (en) | Manufacturing method of silicon on insulator wafer | |
| JP6174756B2 (ja) | Soi基板の製造方法 | |
| JP5190201B2 (ja) | 二軸圧縮歪みの状態の<110>Si中の電子および正孔移動度の増加(シリコン含有半導体材料および形成方法) | |
| JP2010040931A (ja) | 半導体基板の製造方法及び半導体基板 | |
| JP5339785B2 (ja) | 貼り合わせウェーハの製造方法 | |
| CN100544022C (zh) | 具有<110>晶体取向含硅层的半导体材料及其形成方法 | |
| JP2006108404A (ja) | Soiウェーハの製造方法 | |
| KR100704146B1 (ko) | Soi 기판의 제조방법 | |
| CN103390574A (zh) | 浅沟槽隔离的制造方法和cmos的制造方法 | |
| JP4862253B2 (ja) | 半導体基板の製造方法及び半導体装置の製造方法 | |
| JP4595474B2 (ja) | 半導体基板の製造方法および半導体装置の製造方法 | |
| JP2009164216A (ja) | 半導体装置の製造方法 | |
| JP4792757B2 (ja) | 半導体基板の製造方法および半導体装置の製造方法 | |
| TWI279906B (en) | SOI device and method for manufacturing the same |