TW571603B - Circuit substrate - Google Patents
Circuit substrate Download PDFInfo
- Publication number
- TW571603B TW571603B TW090124650A TW90124650A TW571603B TW 571603 B TW571603 B TW 571603B TW 090124650 A TW090124650 A TW 090124650A TW 90124650 A TW90124650 A TW 90124650A TW 571603 B TW571603 B TW 571603B
- Authority
- TW
- Taiwan
- Prior art keywords
- pads
- power
- ring
- ground
- substrate
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/50—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor for integrated circuit devices, e.g. power bus, number of leads
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0555—Shape
- H01L2224/05552—Shape in top view
- H01L2224/05554—Shape in top view being square
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48233—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a potential ring of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48237—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a die pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
- H01L2224/491—Disposition
- H01L2224/4911—Disposition the connectors being bonded to at least one common bonding area, e.g. daisy chain
- H01L2224/49113—Disposition the connectors being bonded to at least one common bonding area, e.g. daisy chain the connectors connecting different bonding areas on the semiconductor or solid-state body to a common bonding area outside the body, e.g. converging wires
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
- H01L2224/491—Disposition
- H01L2224/4912—Layout
- H01L2224/49175—Parallel arrangements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
- H01L2224/494—Connecting portions
- H01L2224/4943—Connecting portions the connecting portions being staggered
- H01L2224/49433—Connecting portions the connecting portions being staggered outside the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/014—Solder alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/3011—Impedance
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Semiconductor Integrated Circuits (AREA)
- Wire Bonding (AREA)
Description
571603 111、2 11〜接地環; 11 2、2 1 2〜電源環; 11 3、21 3〜訊號接腳; 11 4、2 1 4〜防銲材料層; 121、 221〜接地鲜墊; 122、 222〜電源銲墊; 1 2 3、2 2 3〜訊號銲墊。 實施例 第2圖顯示了本發明一實施例之電路基板之一部,其 中包括一基板21、在基板上以銅箔形成之接地環21丨、電 源環2 1 2及訊號接腳2 1 3、鑲於基板上之晶片2 2、晶片2 2上 之接地銲塾221、電源銲墊222、訊號銲墊223及防銲材料 層214、分別連接接地銲墊221至接地環211、電源銲墊222 至電源環21 2及訊號銲墊223至訊號接腳21 3之銲線231、 232、233。其中,晶片22上之接地銲墊221、電源銲墊222 及訊號銲墊2 2 3分別用以接收晶片2 2所需之接地與供應電 壓,以及訊號之輸入及輸出。 此外,電源環2 1 2亦具有一凸出部2 1 2 1,接地環2 11亦 有一相對之凹入部(其標號省略),可拉近電源環2 1 2與晶 片22上電源銲墊222之距離,使連接電源環212及電源銲塾 2 2之銲線長度縮短,提高其電氣特性。 第2B圖顯示了第2A圖中沿XX’切線之剖面圖。其中相 同之元件係使用相同之符號表示。在基板2 1上具有接地環 211、電源環2 1 2及置於接地環2 11上與銅箔間距間之防鲜
0702-6674TWF ; 90p71 ; vincent.ptd 第6頁 571603 五、發明說明(4) 材料層214、在防銲材料層2 14與晶片22之間之環氧化物層 (Ep〇xy ) 24。環氧化物層24係用以將晶片22固定於防銲材 料層2 1 4之上。 在本實施例中之電路基板與晶片銲墊上之設計,如第 2圖所示,接地銲墊221、電源銲墊222及訊號銲墊223在晶 片^上以成群連續之方式排列,此種排列方式使得連接接 2銲墊221至接地環2Π、電源銲墊222至電源環212及訊號 知塾223至訊號接腳213之銲線231、232、233分成三組分 隔的銲線群,相鄰的兩條銲線係屬於同一連接目的之銲線 此時,連接接地環211及接地銲墊221之三條銲線231 =使因灌模歪斜而相互接觸短路,由於其連接至同一接地 %2 11,所以並不會對晶片22中電路之操作有影響,連接 電源環2 1 2及電源銲墊22之銲線亦有同樣之情形,因此銲 ,231、232及233可以有相同之弧高設定而不必擔心其可 能發生短路之問題;同時,由於電源環2丨2具有凸出部 2121減小了銲線2 3 2之長度,使其電氣特性較傳統較長 之鲜線為佳。 綜合上述,本發明利用晶片上電源銲墊、接地銲墊及 訊號=墊成=之排列及具有凸出部之電源環,使得本發明 ^有銲線弧高設定相同、銲線長度縮短及降低電源與接地 ί衣短路之機率’遠較傳統之電路基板表現優良。 雖然本發明已以一較佳實施例揭露如上,然其並非用 以限定本發明,任何熟習此技藝者,在不脫離本發明之精
0702-6674TWF ; 90p71 ; vincent.ptd 第7頁
0702-6674TWF ; 90p71 ; vincent.ptd 第8頁
Claims (1)
- 5?l6〇3申請專利範圍 曰曰 種電路基板 片’具有複 基板,具有 複 $連接 其 排列,2. &複數 t與複 #些訊 列,而3. g壤具 凸出部 同。4. 土也環具5 · 括一防 該接地 6. 括一位 該晶片 數第一 至該接 中,該 而分隔 如申請 第三銲 數訊號 號接腳 分隔該 如申請 有一凸 與該電 及第二 地環與 些接地 該些第 專利範 線,該 接腳, ,且該 些第三 專利範 出部, 源環連 ,至少包含: 數接地銲墊與電源銲墊; 接地環與電源環;以及 銲線,分別將該些接地銲 電源環; 銲墊與電源銲墊在該晶片 一與第二銲線。 圍第1項所述之電路基板, 晶片與該基板分別更具有 該些第三銲線將該些訊號 些訊號銲墊與訊號接腳成 銲線與該些第 第二銲 圍第1項所述之電路基板 該些電源銲塾藉由該些第 接,使該些第一與第二銲 墊與電源銲 上成群連續 ’其中更包 複數訊號銲 銲墊連接至 群連續排 線。 其中該電 二銲線於該 線之弧高相 如申凊專利範圍第3項所述之電路基板 該電源環凸出部相對之凹入部。 專利範圍第1項所述之電路基板 層,位於該晶片與該基板之間及 有一與 如申請 輝材料 環之間 如申請 於該防 專利範圍第5項所述之電路基板 銲材料層與該晶片間之環氧化物 其中 該接 ^其中更 該電源琴 •其中更
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW090124650A TW571603B (en) | 2001-10-05 | 2001-10-05 | Circuit substrate |
US10/212,111 US20030067048A1 (en) | 2001-10-05 | 2002-08-06 | Integrated circuit device |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW090124650A TW571603B (en) | 2001-10-05 | 2001-10-05 | Circuit substrate |
Publications (1)
Publication Number | Publication Date |
---|---|
TW571603B true TW571603B (en) | 2004-01-11 |
Family
ID=29212716
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW090124650A TW571603B (en) | 2001-10-05 | 2001-10-05 | Circuit substrate |
Country Status (2)
Country | Link |
---|---|
US (1) | US20030067048A1 (zh) |
TW (1) | TW571603B (zh) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TWI404464B (zh) * | 2008-03-24 | 2013-08-01 | Au Optronics Corp | 電路板、覆晶電路和驅動電路之佈線的結構 |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100594142B1 (ko) * | 2003-12-08 | 2006-06-28 | 삼성전자주식회사 | 분리된 전원 링을 가지는 저전력 반도체 칩과 그 제조 및제어방법 |
CN102156205B (zh) * | 2010-02-11 | 2013-06-19 | 旺矽科技股份有限公司 | 探针卡及用于该探针卡的印刷电路板 |
US9992863B2 (en) * | 2013-08-23 | 2018-06-05 | Apple Inc. | Connector inserts and receptacle tongues formed using printed circuit boards |
-
2001
- 2001-10-05 TW TW090124650A patent/TW571603B/zh not_active IP Right Cessation
-
2002
- 2002-08-06 US US10/212,111 patent/US20030067048A1/en not_active Abandoned
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TWI404464B (zh) * | 2008-03-24 | 2013-08-01 | Au Optronics Corp | 電路板、覆晶電路和驅動電路之佈線的結構 |
Also Published As
Publication number | Publication date |
---|---|
US20030067048A1 (en) | 2003-04-10 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8786074B2 (en) | Packaging device for matrix-arrayed semiconductor light-emitting elements of high power and high directivity | |
TW362267B (en) | Semiconductor device and lead frame therefor | |
JP2008252152A (ja) | 分布中心を有する周辺マトリックス・ボール・グリッド・アレイ回路パッケージ | |
US20020118522A1 (en) | Ball grid array package with interdigitated power ring and ground ring | |
JP6738785B2 (ja) | 発光デバイス及びその製造方法 | |
TWI236112B (en) | Chip package structure | |
TW437024B (en) | Ball grid array semiconductor package and its substrate | |
TW512503B (en) | Integrated circuit package having partially exposed conductive layer | |
TW571603B (en) | Circuit substrate | |
US20200243434A1 (en) | Semiconductor device | |
JPH03132063A (ja) | リードフレーム | |
US20080150098A1 (en) | Multi-chip package | |
JP7091555B2 (ja) | 電力増幅装置 | |
US11171273B2 (en) | LED package with integrated features for gas or liquid cooling | |
JP2013062551A (ja) | 半導体装置 | |
WO1999013509A1 (en) | Semiconductor device | |
JPH10125721A (ja) | 半導体装置 | |
CN216054694U (zh) | 一种采用陶瓷基板封装的芯片 | |
JPS5854646A (ja) | 混成集積回路装置 | |
JPH05211274A (ja) | リードフレーム及び半導体装置 | |
JP2008226943A (ja) | 半導体装置 | |
TW437035B (en) | Package of multi-chip semiconductor and its fabricating method | |
JPH08293571A (ja) | パッケージおよびそれを用いた半導体集積回路装置 | |
JP2555993B2 (ja) | 半導体装置 | |
TW202038350A (zh) | 噴墨晶片封裝結構 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
GD4A | Issue of patent certificate for granted invention patent | ||
MM4A | Annulment or lapse of patent due to non-payment of fees |