TW201901821A - 半導體裝置及半導體裝置之製造方法 - Google Patents

半導體裝置及半導體裝置之製造方法 Download PDF

Info

Publication number
TW201901821A
TW201901821A TW106128764A TW106128764A TW201901821A TW 201901821 A TW201901821 A TW 201901821A TW 106128764 A TW106128764 A TW 106128764A TW 106128764 A TW106128764 A TW 106128764A TW 201901821 A TW201901821 A TW 201901821A
Authority
TW
Taiwan
Prior art keywords
semiconductor device
wafer
thickness
manufacturing
conductive layer
Prior art date
Application number
TW106128764A
Other languages
English (en)
Other versions
TWI693647B (zh
Inventor
高尾勝大
Original Assignee
日商青井電子股份有限公司
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 日商青井電子股份有限公司 filed Critical 日商青井電子股份有限公司
Publication of TW201901821A publication Critical patent/TW201901821A/zh
Application granted granted Critical
Publication of TWI693647B publication Critical patent/TWI693647B/zh

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L24/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/56Encapsulations, e.g. encapsulation layers, coatings
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/12Mountings, e.g. non-detachable insulating substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3157Partial encapsulation or coating
    • H01L23/3171Partial encapsulation or coating the coating being directly applied to the semiconductor body, e.g. passivation layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3157Partial encapsulation or coating
    • H01L23/3185Partial encapsulation or coating the coating covering also the sidewalls of the semiconductor body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3157Partial encapsulation or coating
    • H01L23/3192Multilayer coating
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/03Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/11Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L24/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/0212Auxiliary members for bonding areas, e.g. spacers
    • H01L2224/02122Auxiliary members for bonding areas, e.g. spacers being formed on the semiconductor or solid-state body
    • H01L2224/02163Auxiliary members for bonding areas, e.g. spacers being formed on the semiconductor or solid-state body on the bonding area
    • H01L2224/022Protective coating, i.e. protective bond-through coating
    • H01L2224/02205Structure of the protective coating
    • H01L2224/02206Multilayer protective coating
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/03Manufacturing methods
    • H01L2224/03011Involving a permanent auxiliary member, i.e. a member which is left at least partly in the finished device, e.g. coating, dummy feature
    • H01L2224/03019Involving a permanent auxiliary member, i.e. a member which is left at least partly in the finished device, e.g. coating, dummy feature for protecting parts during the process
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/0401Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/11Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13075Plural core members
    • H01L2224/1308Plural core members being stacked
    • H01L2224/13082Two-layer arrangements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • H01L2224/131Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/13138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/13139Silver [Ag] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • H01L2224/131Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/13138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/13147Copper [Cu] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • H01L23/3114Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed the device being a chip scale package, e.g. CSP

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Encapsulation Of And Coatings For Semiconductor Or Solid State Devices (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
  • Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)

Abstract

一種半導體裝置,具備:於主面之一部分具有鍍覆部的半導體元件,與將前述半導體元件之前述底面以外之面密封的保護構件,前述鍍覆部與前述半導體元件內之電路電連接。

Description

半導體裝置及半導體裝置之製造方法
本發明係關於一種半導體裝置及半導體裝置之製造方法。
已知有不進行使用接合線(bonding wire)之內部配線而是將外部連接用之端子直接構裝於裸晶片(bare chip)的半導體裝置。例如於專利文獻1,記載有一種具有如下構造之半導體裝置:於裸晶片之一面設置外部連接用之凸塊,藉由保護樹脂將另一面密封。
專利文獻1:日本特開2001-244281號公報
專利文獻1記載之以往的半導體裝置,由於藉由銲點凸塊構成構裝端子,因此難以控制半導體裝置高度方向之厚度。
若根據本發明之第1態樣,則半導體裝置具備:於主面之一部分具有鍍覆部的半導體元件,與將前述半導體元件之前述主面以外之面密封的保護構件;前述鍍覆部與前述半導體元件內之電路電連接。
若根據本發明之第2態樣,則半導體裝置之製造方法具有下述步驟:於半導體元件之主面的一部分,形成與前述半導體元件內之電路電連接的鍍覆部,與藉由保護構件將前述半導體元件之前述主面以外的面密封。
若根據本發明,則可輕易控制半導體裝置高度方向之厚度。
1、1a、1b‧‧‧半導體裝置
10‧‧‧半導體元件
11、11a、11b‧‧‧焊墊
12、12a、12b‧‧‧構裝端子
13‧‧‧密封樹脂
14、31、41‧‧‧第1導電層
15、32、42‧‧‧第2導電層
16‧‧‧絕緣保護層
17‧‧‧鈍化膜
18‧‧‧保護膜
22‧‧‧晶種層
33、43‧‧‧第3導電層
44‧‧‧第4導電層
圖1為第1實施形態之半導體裝置的示意圖,(a)為半導體裝置之剖面圖,(b)為從主面側觀看半導體裝置而得之俯視圖。
圖2(a)~(d)為用以說明半導體裝置之製造方法的剖面圖。
圖3(a)~(d)為用以說明接續圖2之半導體裝置製造方法的剖面圖。
圖4(a)~(d)為用以說明接續圖3之半導體裝置製造方法的剖面圖。
圖5(a)~(d)為用以說明接續圖4之半導體裝置製造方法的剖面圖。
圖6(a)、(b)各別為變形例之半導體裝置的剖面圖。
以下,一邊參照適當圖式,一邊說明第1實施形態之半導體裝置及半導體裝置之製造方法等。於以下之實施形態中,將半導體裝置具備外部連接端子之面作為半導體裝置之主面,將上下方向作為垂直該主面之方向,並將從半導體裝置之主面朝向外側的方向作為上方(上方向)。又,於以下之實施形態中,「連接」之用語包含可將連接之2個物導通的意義。
(第1實施形態)
圖1為本發明之第1實施形態之半導體裝置的示意圖。圖1(a)為半導體裝置1之剖面圖,圖1(b)則為從主面側觀看半導體裝置1而得之俯視圖。
半導體裝置1具有半導體元件10、焊墊11a、焊墊11b、構裝端子12a、構裝端子12b及密封樹脂13。半導體元件10形成有焊墊11a 及焊墊11b之端子形成面S為主面。於端子形成面S,排列配置有焊墊11a及焊墊11b。於焊墊11a之上方向,設置構裝端子12a。焊墊11a與構裝端子12a電連接。於焊墊11b之上方向,則設置構裝端子12b。焊墊11b與構裝端子12b電連接。
於以下之說明中,將焊墊11a及焊墊11b總稱為焊墊11。同樣地,將構裝端子12a及構裝端子12b總稱為構裝端子12。
於端子形成面S未形成有焊墊11之部分,形成有絕緣保護層16。絕緣保護層16使半導體元件10絕緣,且保護半導體元件10免受異物等入侵。絕緣保護層16含有形成於端子形成面S上之鈍化膜17與形成於鈍化膜17上之保護膜18。
構裝端子12含有形成於焊墊11上之第1導電層14與形成於第1導電層14上之第2導電層15。第1導電層14例如由銅等導體構成。第2導電層15則例如由錫、銀等導體構成。
半導體元件10為將晶圓(其為半導體基板)切割而得之裸半導體晶片。半導體元件10為含有二極體等單一電路,或者積體電路、大型積體電路等電子電路之構成。焊墊11a及焊墊11b例如由鋁等金屬構成。密封樹脂13為將半導體裝置1之6個面中除了設置有構裝端子12及絕緣保護層16之端子形成面S外的5個面密封之保護構件。
(半導體裝置1之製造方法)
以下,參照圖2至圖5,說明半導體裝置1之製造方法。半導體裝置1係藉由對材料之晶圓20依序實施步驟1至步驟14製造。
另,於圖2及圖3,僅圖示對應於形成在晶圓20之複數個半導體裝置 1其中1個半導體裝置1的區域。實際上,在晶圓20形成有複數個用以形成圖2及圖3所示之半導體裝置1的半導體裝置形成區域。
如圖2(a)所示,於晶圓20,例如藉由蒸鍍等方法形成有焊墊11a及焊墊11b。於晶圓20形成有焊墊11之端子形成面S,從焊墊11上形成有鈍化膜17。
鈍化膜17之中,於焊墊11之上部的區域形成有開口部21。焊墊11係從鈍化膜17之開口部21露出。
(步驟1)
於步驟1中,對晶圓20進行聚醯亞胺塗布。將聚醯亞胺樹脂塗布於圖2(a)所示之晶圓20上,使用形成有規定圖案之光罩進行曝光、顯影、硬化。藉此,使晶圓20成為圖2(b)所示之狀態。於圖2(b),在鈍化膜17上形成有由聚醯亞胺樹脂構成之保護膜18。保護膜18之厚度例如為5微米左右。保護膜18並未形成於開口部21上。
(步驟2)
於步驟2中,形成為了電鍍用之晶種層22。於圖2(b)所示之焊墊11及保護膜18上,藉由濺鍍法等形成晶種層22。晶種層22係作為凸塊下方金屬化(Under Bump Metallurgy,UBM)用之薄膜。晶種層22例如形成鈦(Ti)作為密接層,並於其上形成銅(Cu)。藉此,使晶圓20成為圖2(c)所示之狀態。於圖2(c)中,在保護膜18及開口部21上形成有晶種層22。
(步驟3)
於步驟3中,形成鍍覆阻劑23。於圖2(c)所示之晶種層22上,塗布鍍覆阻劑,使用形成有規定圖案之光罩進行曝光、顯影。藉此,使晶圓 20成為圖2(d)所示之狀態。於圖2(d)中,在晶種層22上形成有鍍覆阻劑23。鍍覆阻劑23未形成於要形成構裝端子12之部位,亦即開口部21上。
(步驟4)
於步驟4中,形成構裝端子12之第1導電層14。對圖2(d)所示之未形成鍍覆阻劑23的部分,藉由電鍍,形成第1導電層14。第1導電層14例如由銅等構成。藉此,使晶圓20成為圖3(a)所示之狀態。於圖3(a)中,在開口部21上形成有構裝端子12之一部分,亦即第1導電層14。
(步驟5)
於步驟5中,形成構裝端子12之第2導電層15。於圖3(a)所示之第1導電層14上,藉由電鍍,形成第2導電層15。第2導電層15例如由含有錫及銀之金屬形成。藉此,使晶圓20成為圖3(b)所示之狀態。於圖3(b)中,在開口部21上形成有含有第1導電層14及第2導電層15之構裝端子12。
另,為了減少半導體裝置1之構裝厚度,從絕緣保護層16之表面觀看之構裝端子12的厚度宜在15微米以下。例如若使第1導電層14之厚度為8微米左右,使第2導電層15之厚度為3微米左右,則可實現該種厚度。
(步驟6)
於步驟6中,將鍍覆阻劑23去除。由於已形成了圖3(b)所示之第1導電層14及第2導電層15,因此不再需要鍍覆阻劑23,將其去除。藉此,使晶圓20成為圖3(c)所示之狀態。於圖3(c)中,形成於構裝端子12a及構裝端子12b以外之部分的鍍覆阻劑23已被去除。
(步驟7)
於步驟7中,將露出之晶種層22去除。以圖3(c)所示之構裝端子12彼此絕緣的方式,藉由蝕刻將露出之晶種層22去除。藉此,使晶圓20成為圖3(d)所示之狀態。於圖3(d)中,存在於構裝端子12a及構裝端子12b間之露出的晶種層22已被去除。
將上述步驟1至步驟7結束後之晶圓20的一部分示於圖4(a)。另,於圖4及圖5中,示意性地圖示對應於晶圓20整體中之3個半導體裝置1的區域。
(步驟8)
於步驟8中,進行背面研磨(back grinding)及貼合於切割帶。藉由背面研磨,從與主面相對向之底面側將晶圓20去除,使變薄至規定之厚度。然後,將晶圓20之底面貼合於切割帶30。藉此,使晶圓20成為圖4(b)所示之狀態。於圖4(b)中,於晶圓20之表面亦即形成有構裝端子12之主面相反側之面,即底面,貼合有切割帶30。
(步驟9)
於步驟9中,進行半導體裝置1之切割。亦即,在形成半導體裝置1之區域(半導體裝置形成區域)的邊界從上方側,將晶圓20與保護膜18、鈍化膜17一起切斷。切斷進行至切割帶30厚度之中間。藉由將晶圓20切斷,從晶圓20取下之預定的形成複數個半導體裝置1之區域會互相分離。藉此,使晶圓20成為圖4(c)所示之狀態。於圖4(c)中,互相分離之各個晶圓片接著於切割帶30。
(步驟10)
於步驟10中,進行帶的換貼。以覆蓋晶圓20之端子形成面S的方式貼上支撐帶31,然後,將貼合於晶圓20底面之切割帶30剝離。藉此,使晶圓20成為圖4(d)所示之狀態。於圖4(d)中,構裝端子12埋沒於支撐帶31。絕緣保護層16之表面16a接觸於支撐帶31之表面。
(步驟11)
於步驟11中,進行樹脂密封。例如藉由真空層壓(vacuum laminate),以密封樹脂13將除了貼有支撐帶31之端子形成面S外的5個面密封。例如,以膜狀熱硬化性樹脂覆蓋晶圓20,於1hpa以下之真空下,施加0.5MPa之壓力,且同時以攝氏120度~150度加熱。藉此,晶圓20如圖5(a)所示,於分離之半導體裝置形成區域(晶圓片)間填充有密封樹脂13,且密封樹脂13之一面13a為平坦。亦即,於圖5(a)中,在步驟9中分離之晶圓片彼此藉由密封樹脂13再次成為互相緊貼之狀態。又,樹脂之密封由於是在絕緣保護層16之表面16a接觸於支撐帶31之表面的狀態下進行,因此,密封樹脂13接觸支撐帶31之面13b會與絕緣保護層16之表面16a在同一平面。
另,為了使半導體裝置1之厚度更薄,因此,晶圓20之表面(上表面)之密封樹脂13的厚度h宜設在30微米以下。又,為了以密封樹脂13確實地將晶圓片彼此之間密封,於密封樹脂13宜含有填充劑(填料)。藉由將微尺寸(micro size)、奈米尺寸(nano size)之填料分散於樹脂中,可提高強度或耐熱性、難燃性、絕緣性,並可輕易進行薄型化及平坦化。
此處,亦可進一步施加用以使密封樹脂13之一面13a平坦化的加壓。當密封樹脂13之上表面的厚度為一定以上之情形時,密封樹脂13之上表 面可能會產生凹凸,但藉由施加此加壓,而能夠使密封樹脂13之上表面均一。
(步驟12)
於步驟12中,將經密封樹脂13一體化之各晶圓片從支撐帶31剝離。當支撐帶31具有黏著力會因加熱而下降之特性的情形時,宜一邊加熱一邊將支撐帶31剝離。將支撐帶31剝離後,視需要進行後硬化(post cure),使密封樹脂13緊貼。若於剝離支撐帶31後進行後硬化,則無須考慮支撐帶31之熱特性。當支撐帶31具有高耐熱性之情形時,亦可於剝離支撐帶31前進行後硬化。藉此,使晶圓20成為圖5(b)所示之狀態。於圖5(b)中,如上述,密封樹脂13接觸於支撐帶31之面13b與絕緣保護層16之表面16a連續地形成,且在同一平面。
(步驟13)
於步驟13中,將切割帶32貼合於晶圓20之表面。藉此,使晶圓20成為圖5(c)所示之狀態。
(步驟14)
於步驟14中,進行切割。切削填充於晶圓片間之密封樹脂13,但從各晶圓片之邊側緣留下必要之厚度。藉此,使晶圓20成為圖5(d)所示之狀態。於圖5(d)中,成為在切割帶32上貼合有複數個半導體裝置1之狀態。
若根據上述實施形態,則可得到如下之作用效果。
(1)半導體元件10具有藉由鍍覆形成在端子形成面S之一部分的構裝端子12。半導體元件10之端子形成面S以外的面被密封樹脂13密封。構裝端子12與半導體元件10內之電路電連接。由於以此方式,因此,可 容易控制半導體裝置1之高度方向的厚度。尤其可使半導體裝置1之構裝厚度較以往薄。
(2)半導體元件10底面S之端部(絕緣保護層16之端部)與密封樹脂13之表面連續地形成,亦即形成為構成同一平面。由於以此方式,因此,可確實地密封半導體元件10,確保高絕緣性。又,由於構裝端子12之側面沒有埋沒在密封樹脂13,而是完全地露出,因此,可將構裝端子12形成極薄。
當非藉由具有高度之焊球,而是藉由薄的鍍覆來形成構裝端子12之情形時,從構裝端子12之表面至半導體元件10之側面的距離短,當將構裝端子12焊接時,焊料爬上半導體元件10之側面的可能性變高。
如上述之實施形態,藉由密封樹脂13將半導體元件10之側面密封,藉此可抑制因焊料爬上來導致構裝時發生短路。又,若藉由上述之實施形態中的製法,則能夠以均等之厚度確實地將半導體元件10之側面及背面密封。並且,若根據此製法,則亦可輕易地藉由改變切割寬度來控制側面之密封樹脂13的厚度。
(3)從構裝端子12之底面S起的厚度為15微米以下。由於以此方式,因此例如相較於具有50微米左右之厚度的以往之半導體裝置,可大幅地使半導體裝置1之構裝厚度變薄。
(4)密封樹脂13係藉由單一之步驟11硬化,均勻地形成。由於以此方式,因此相較於以各自分開之步驟藉由封裝(potting)形成的引用文獻1等先前技術,可更頑強且迅速地進行樹脂密封。
(5)密封樹脂13係藉由真空層壓法形成。由於以此方式, 因此,可更加確實地控制半導體裝置1上表面之密封樹脂的厚度。
如以下之變形亦在本發明之範圍內,亦可將變形例其中之一個或者複數個與上述實施形態組合。
(變形例1)
構裝端子12之形成方法並不限定於上述步驟1至步驟7之方法。例如,亦能以下述說明之方法代替步驟1至步驟7,來形成構裝端子12。
圖6(a)所示之半導體裝置1a,構裝端子12係以不同於步驟1至步驟7之方法的方法形成。首先,進行對焊墊11之著鋅處理作為鍍覆之前處理。然後,藉由無電電鍍將由鎳(Ni)構成之第1導電層31形成於焊墊11上。並於其上藉由無電電鍍依序形成由鈀(Pd)構成之第2導電層32、由金(Au)構成之第3導電層33。
為了減少半導體裝置1之構裝厚度,故從絕緣保護層16表面觀看之構裝端子12的厚度宜在15微米以下,更佳在10微米以下。例如,若使第1導電層31之厚度為8微米左右,使第2導電層32及第3導電層33之厚度為0.05微米左右,則可實現該種厚度。
若以上述方式形成構裝端子12,則相較於使用步驟1至步驟7之方法的情形,可用更短之步驟輕易地控制構裝端子之厚度。
圖6(b)所示之半導體裝置1b,構裝端子12係以不同於步驟1至步驟7之方法的方法形成。首先,進行使用高頻功率之濺鍍處理作為前處理,將焊墊11表面之氧化膜等去除。然後,與步驟2同樣地,藉由濺鍍法等形成由鈦(Ti)或銅(Cu)等構成之晶種層22。並於其上藉由電鍍形成由鎳(Ni)構成之第1導電層41。於第1導電層41上,藉由無電電 鍍依序形成由鎳(Ni)構成之第2導電贈42、由鈀(Pd)構成之第3導電層43、由金(Au)構成之第4導電層44。然後,與步驟7同樣地,藉由蝕刻將露出之晶種層22去除。
為了減少半導體裝置1之構裝厚度,故從絕緣保護層16表面觀看之構裝端子12的厚度宜在15微米以下,更佳在10微米以下。例如若使第1導電層41之厚度為7微米左右,使第2導電層42之厚度為1微米左右,使第3導電層43及第4導電層44之厚度為0.05微米左右,則可實現該種厚度。
若以上述方式形成構裝端子12,則即使是無法對焊墊11直接進行無電電鍍之情形,亦可輕易地控制構裝端子之厚度。
另,亦可省略第3導電層43。
上述中,雖然說明了各種實施之形態及變形例,但是本發明並不限定於此等內容。能夠於本發明之技術思想的範圍內被考慮的其他態樣亦包含於本發明之範圍內。
將下述之優先權基礎案的揭示內容作為引用文寫進於本文中。
日本特許出願2017年第106608號(2017年5月30日申請)

Claims (11)

  1. 一種半導體裝置,具備:於主面之一部分具有鍍覆部的半導體元件,與將該半導體元件之該主面以外之面密封的保護構件;該鍍覆部與該半導體元件內之電路電連接。
  2. 如申請專利範圍第1項之半導體裝置,其中,該主面之端部與該保護構件之表面連續地形成。
  3. 如申請專利範圍第1或2項之半導體裝置,其中,該鍍覆部從該主面起之厚度為15微米以下。
  4. 如申請專利範圍第1至3項中任一項之半導體裝置,其中,該保護構件為均勻之熱硬化性樹脂。
  5. 如申請專利範圍第4項之半導體裝置,其中,該保護構件含有規定之填充劑。
  6. 一種半導體裝置之製造方法,具有下述步驟:於半導體元件之主面的一部分,形成與該半導體元件內之電路電連接的鍍覆部,與藉由保護構件將該半導體元件之該主面以外的面密封。
  7. 如申請專利範圍第6項之半導體裝置之製造方法,其中,連續地形成該主面之端部與該保護構件之表面。
  8. 如申請專利範圍第7項之半導體裝置之製造方法,其中,以從該主面起具有15微米以下之厚度的方式形成該鍍覆部。
  9. 如申請專利範圍第6至8項中任一項之半導體裝置之製造方法,其 中,使熱硬化性樹脂均勻地硬化而製成該保護構件。
  10. 如申請專利範圍第9項之半導體裝置之製造方法,其中,將含有規定之填充劑的該熱硬化性樹脂作為該保護構件。
  11. 如申請專利範圍第6至10項中任一項之半導體裝置之製造方法,其中,藉由真空層壓法形成該保護構件。
TW106128764A 2017-05-30 2017-08-24 半導體裝置及半導體裝置之製造方法 TWI693647B (zh)

Applications Claiming Priority (5)

Application Number Priority Date Filing Date Title
JP2017106608A JP2018206797A (ja) 2017-05-30 2017-05-30 半導体装置および半導体装置の製造方法
JPJP2017-106608 2017-05-30
??PCT/JP2017/028390 2017-08-04
WOPCT/JP2017/028390 2017-08-04
PCT/JP2017/028390 WO2018220868A1 (ja) 2017-05-30 2017-08-04 半導体装置および半導体装置の製造方法

Publications (2)

Publication Number Publication Date
TW201901821A true TW201901821A (zh) 2019-01-01
TWI693647B TWI693647B (zh) 2020-05-11

Family

ID=64454523

Family Applications (1)

Application Number Title Priority Date Filing Date
TW106128764A TWI693647B (zh) 2017-05-30 2017-08-24 半導體裝置及半導體裝置之製造方法

Country Status (5)

Country Link
US (1) US11075180B2 (zh)
JP (1) JP2018206797A (zh)
CN (1) CN110709970A (zh)
TW (1) TWI693647B (zh)
WO (1) WO2018220868A1 (zh)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWI769070B (zh) * 2021-08-30 2022-06-21 万閎企業有限公司 半導體晶片封裝之導接線路結構

Family Cites Families (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3456462B2 (ja) 2000-02-28 2003-10-14 日本電気株式会社 半導体装置及びその製造方法
JP2002093830A (ja) * 2000-09-14 2002-03-29 Sony Corp チップ状電子部品の製造方法、及びその製造に用いる疑似ウェーハの製造方法
JPWO2005076352A1 (ja) * 2004-02-05 2007-10-18 株式会社ルネサステクノロジ 半導体装置および半導体装置の製造方法
JP5262277B2 (ja) * 2008-05-01 2013-08-14 富士通株式会社 半導体装置及び基板の接合方法
JP2009272512A (ja) * 2008-05-09 2009-11-19 Shinko Electric Ind Co Ltd 半導体装置の製造方法
JP5471605B2 (ja) * 2009-03-04 2014-04-16 日本電気株式会社 半導体装置及びその製造方法
KR20120104198A (ko) * 2009-11-10 2012-09-20 로무 가부시키가이샤 반도체 장치 및 반도체 장치의 제조 방법
JPWO2011108308A1 (ja) 2010-03-04 2013-06-24 日本電気株式会社 半導体素子内蔵配線基板
JPWO2011118572A1 (ja) * 2010-03-23 2013-07-04 日本電気株式会社 半導体装置の製造方法
JP2012028708A (ja) * 2010-07-27 2012-02-09 Renesas Electronics Corp 半導体装置
JP5647492B2 (ja) * 2010-11-15 2014-12-24 新光電気工業株式会社 半導体パッケージの製造方法
KR101872556B1 (ko) * 2011-03-10 2018-06-28 스미또모 베이크라이트 가부시키가이샤 반도체 장치 및 반도체 장치의 제조 방법
US9496195B2 (en) 2012-10-02 2016-11-15 STATS ChipPAC Pte. Ltd. Semiconductor device and method of depositing encapsulant along sides and surface edge of semiconductor die in embedded WLCSP
US9620413B2 (en) * 2012-10-02 2017-04-11 STATS ChipPAC Pte. Ltd. Semiconductor device and method of using a standardized carrier in semiconductor packaging
JP6030970B2 (ja) * 2013-02-12 2016-11-24 エスアイアイ・セミコンダクタ株式会社 樹脂封止型半導体装置およびその製造方法
JP6169713B2 (ja) * 2013-09-27 2017-07-26 ルネサスエレクトロニクス株式会社 半導体装置およびその製造方法
US9704769B2 (en) 2014-02-27 2017-07-11 STATS ChipPAC Pte. Ltd. Semiconductor device and method of forming encapsulated wafer level chip scale package (EWLCSP)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWI769070B (zh) * 2021-08-30 2022-06-21 万閎企業有限公司 半導體晶片封裝之導接線路結構

Also Published As

Publication number Publication date
US20210143113A1 (en) 2021-05-13
JP2018206797A (ja) 2018-12-27
WO2018220868A1 (ja) 2018-12-06
TWI693647B (zh) 2020-05-11
US11075180B2 (en) 2021-07-27
CN110709970A (zh) 2020-01-17

Similar Documents

Publication Publication Date Title
TWI692820B (zh) 半導體裝置及其製造方法
TWI539508B (zh) 半導體裝置之製造方法及電子裝置之製造方法
US10026707B2 (en) Wafer level package and method
JP5325736B2 (ja) 半導体装置及びその製造方法
JP5942823B2 (ja) 電子部品装置の製造方法、電子部品装置及び電子装置
JP2008218926A (ja) 半導体装置及びその製造方法
JP6466252B2 (ja) 半導体パッケージ及びその製造方法
US9029199B2 (en) Method for manufacturing semiconductor device
JP2011171614A (ja) 半導体装置及び半導体装置の製造方法
EP1906445A2 (en) Manufacturing method of semiconductor device
KR20080111397A (ko) 전자 장치의 제조 방법 및 전자 장치
US20130280904A1 (en) Method for chip packaging
JP2001127095A (ja) 半導体装置及びその製造方法
WO2011136363A1 (ja) 回路装置の製造方法
US7964493B2 (en) Method of manufacturing semiconductor device
JP4121543B1 (ja) 電子装置
TWI693647B (zh) 半導體裝置及半導體裝置之製造方法
KR20090052282A (ko) 반도체 장치 및 그 제조 방법
JP6319013B2 (ja) 電子装置及び電子装置の製造方法
US7763977B2 (en) Semiconductor device and manufacturing method therefor
US20220344300A1 (en) Electronic device and manufacturing method thereof
JP6515243B2 (ja) 半導体装置の製造方法
US6734042B2 (en) Semiconductor device and method for fabricating the same
JP2004063808A (ja) 半導体装置のパッケージ構造とその製造方法
JP2021022591A (ja) 半導体装置の製造方法、および半導体装置

Legal Events

Date Code Title Description
MM4A Annulment or lapse of patent due to non-payment of fees