KR950022154A - 클록 신호 발생 회로 - Google Patents
클록 신호 발생 회로 Download PDFInfo
- Publication number
- KR950022154A KR950022154A KR1019940037804A KR19940037804A KR950022154A KR 950022154 A KR950022154 A KR 950022154A KR 1019940037804 A KR1019940037804 A KR 1019940037804A KR 19940037804 A KR19940037804 A KR 19940037804A KR 950022154 A KR950022154 A KR 950022154A
- Authority
- KR
- South Korea
- Prior art keywords
- frequency
- clock signal
- phase difference
- generation circuit
- input
- Prior art date
Links
- 230000007274 generation of a signal involved in cell-cell signaling Effects 0.000 title abstract 4
- 230000010355 oscillation Effects 0.000 claims abstract 2
- 238000010586 diagram Methods 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/085—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal
- H03L7/093—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal using special filtering or amplification characteristics in the loop
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K3/00—Circuits for generating electric pulses; Monostable, bistable or multistable circuits
- H03K3/02—Generators characterised by the type of circuit or by the means used for producing pulses
- H03K3/26—Generators characterised by the type of circuit or by the means used for producing pulses by the use, as active elements, of bipolar transistors with internal or external positive feedback
- H03K3/28—Generators characterised by the type of circuit or by the means used for producing pulses by the use, as active elements, of bipolar transistors with internal or external positive feedback using means other than a transformer for feedback
- H03K3/281—Generators characterised by the type of circuit or by the means used for producing pulses by the use, as active elements, of bipolar transistors with internal or external positive feedback using means other than a transformer for feedback using at least two transistors so coupled that the input of one is derived from the output of another, e.g. multivibrator
- H03K3/282—Generators characterised by the type of circuit or by the means used for producing pulses by the use, as active elements, of bipolar transistors with internal or external positive feedback using means other than a transformer for feedback using at least two transistors so coupled that the input of one is derived from the output of another, e.g. multivibrator astable
- H03K3/2821—Emitters connected to one another by using a capacitor
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/085—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal
- H03L7/089—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal the phase or frequency detector generating up-down pulses
- H03L7/0891—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal the phase or frequency detector generating up-down pulses the up-down pulses controlling source and sink current generators, e.g. a charge pump
- H03L7/0893—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal the phase or frequency detector generating up-down pulses the up-down pulses controlling source and sink current generators, e.g. a charge pump the up-down pulses controlling at least two source current generators or at least two sink current generators connected to different points in the loop
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/099—Details of the phase-locked loop concerning mainly the controlled oscillator of the loop
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/10—Details of the phase-locked loop for assuring initial synchronisation or for broadening the capture range
- H03L7/113—Details of the phase-locked loop for assuring initial synchronisation or for broadening the capture range using frequency discriminator
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03D—DEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TO ANOTHER
- H03D13/00—Circuits for comparing the phase or frequency of two mutually-independent oscillations
- H03D13/003—Circuits for comparing the phase or frequency of two mutually-independent oscillations in which both oscillations are converted by logic means into pulses which are applied to filtering or integrating means
- H03D13/004—Circuits for comparing the phase or frequency of two mutually-independent oscillations in which both oscillations are converted by logic means into pulses which are applied to filtering or integrating means the logic means delivering pulses at more than one terminal, e.g. up and down pulses
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L2207/00—Indexing scheme relating to automatic control of frequency or phase and to synchronisation
- H03L2207/04—Modifications for maintaining constant the phase-locked loop damping factor when other loop parameters change
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
- Tests Of Electronic Circuits (AREA)
- Dram (AREA)
Abstract
본 발명은 높은 주파수의 입력 클록 신호뿐만 아니라 충분히 낮은 주파수의 입력 클록 신호에 대하여도 안정한 동작을 하는 위상 동기형의 클록 신호 발생회로를 제공하기 위한 것으로, 이 회로는 외부에서 공급되는 기준 클록신호와 내부 클록 신호와의 위상차에 따른 위상차 출력을 발생하는 위상 비교기와, 상기 기준 클록 신호의 주파수다 미리 설정된 기준 주파수보다 낮을때에 주파수 전환 신호를 발생하는 주파수 변별회로와, 상기 위상차 출력에 따른 출력 전압을 발생하는 동시에 상기 주파수 전환 신호에 응답하여 필터 정수의 설정을 저주파수용으로 전환하는 루프 필터와, 상기 내부 클록 신호의 주파수를 상기 루프 필터의 츨력 전압에 따른 주파수로 설정하는 동시에 상기 주파수 전환 신호에 응답하여 입력 전압에 대한 발진 주파수의 변화량을 감소하는 전압 제어 발진기를 구비한다.
입력 클록 신호의 주파수를 고저로 바꾸면 입력 클록 신호의 주파수에 대응하여 위상 동기 루프의 특성이 자동적으로 설정되고 주파수가 크게 상이한 2개의 입력 클록 신호에 대해서도 클록 신호 발생 회로의 동작이 안정된다. 또 클록 신호 발생 회로의 동작을 제어하기 위한 입력 단자를 별도로 필요로 하지도 않는다.
Description
본 내용은 요부공개 건이므로 전문내용을 수록하지 않았음
제1도는 본 발명의 실시예를 나타내는 블록도.
Claims (1)
- 외부에서 공급되는 기준 클록 신호와 내부 클록 신호와의 위상차에 따른 위상차 출력을 발생하는 위상 비교기와; 상기 기준클록 신호의 주파수가 미리 설정된 기준 주파수보다 낮은때에 주파수 전환 신호를 발생하는 주파수 변별 회로와; 상기 위상차 출력에 따른 전압을 발생하는 동시에 상기 주파수 전환 신호에 응답하여 필터 정수의 설정을 저주파수용으로 전환하는 루프 필터와; 상기 내부 클록 신호의 주파수를 상기 루프 필터의 출력 전압에 따른 주파수로 설정하는 동시에 상기 주파수 전환 신호에 응답하여 입력 전압에 대한 발진 주파수의 변화량을 감소하는 전압 제어 발진기를 구비한 것을 특징으로 하는 신호 발생 신호.※ 참고사항 : 최초출원 내용에 의하여 공개하는 것임.
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP5336394A JPH07202690A (ja) | 1993-12-28 | 1993-12-28 | クロック信号発生回路 |
JP93-336394 | 1993-12-28 |
Publications (2)
Publication Number | Publication Date |
---|---|
KR950022154A true KR950022154A (ko) | 1995-07-28 |
KR0139136B1 KR0139136B1 (ko) | 1998-06-15 |
Family
ID=18298686
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
KR1019940037804A KR0139136B1 (ko) | 1993-12-28 | 1994-12-28 | 클록 신호 발생 회로 |
Country Status (3)
Country | Link |
---|---|
US (1) | US5577086A (ko) |
JP (1) | JPH07202690A (ko) |
KR (1) | KR0139136B1 (ko) |
Families Citing this family (28)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5740213A (en) * | 1994-06-03 | 1998-04-14 | Dreyer; Stephen F. | Differential charge pump based phase locked loop or delay locked loop |
US5598156A (en) * | 1995-01-13 | 1997-01-28 | Micron Display Technology, Inc. | Serial to parallel conversion with phase locked loop |
US5638085A (en) * | 1995-01-13 | 1997-06-10 | Micron Display Technology, Inc. | Timing control for a matrixed scanned array |
JP3710845B2 (ja) * | 1995-06-21 | 2005-10-26 | 株式会社ルネサステクノロジ | 半導体記憶装置 |
TW337054B (en) * | 1995-09-28 | 1998-07-21 | Toshiba Co Ltd | Horizontal synchronous signal oscillation circuit |
SE505403C2 (sv) * | 1995-11-30 | 1997-08-18 | Ericsson Telefon Ab L M | Förfarande för reducering av transienter i ett redundant klocksignalgenererande system |
JP3695819B2 (ja) | 1996-01-16 | 2005-09-14 | 株式会社東芝 | 信号処理回路及びこれを用いた再生装置 |
JP4319259B2 (ja) | 1996-07-02 | 2009-08-26 | 株式会社東芝 | アクティブ・ワイドレンジpll装置、位相ロックループ方法及びディスク再生装置 |
US6100765A (en) * | 1998-01-09 | 2000-08-08 | Micron Technology, Inc. | Digital clock recovery loop |
US5774022A (en) * | 1996-08-29 | 1998-06-30 | Micron Communications, Inc. | Digital clock recovery loop |
EP0844739A1 (en) * | 1996-11-22 | 1998-05-27 | STMicroelectronics S.r.l. | Phase-locked loop circuit, particularly for a transmitter-receiver system |
US5949261A (en) | 1996-12-17 | 1999-09-07 | Cypress Semiconductor Corp. | Method and circuit for reducing power and/or current consumption |
US5889829A (en) * | 1997-01-07 | 1999-03-30 | Microchip Technology Incorporated | Phase locked loop with improved lock time and stability |
JP3515382B2 (ja) * | 1997-09-30 | 2004-04-05 | 株式会社東芝 | チャージポンプ |
US5874863A (en) * | 1997-11-19 | 1999-02-23 | Microchip Technology Incorporated | Phase locked loop with fast start-up circuitry |
DE19952197C2 (de) * | 1999-10-29 | 2002-01-31 | Siemens Ag | Takt- und Datenregenerator für unterschiedliche Datenraten |
US6384647B1 (en) * | 2000-08-31 | 2002-05-07 | Xilinx, Inc. | Digital clock multiplier and divider with sychronization during concurrences |
US6445232B1 (en) | 2000-08-31 | 2002-09-03 | Xilinx, Inc. | Digital clock multiplier and divider with output waveform shaping |
US6448915B1 (en) * | 2000-08-31 | 2002-09-10 | Xilinx, Inc. | Modulo-M delta sigma circuit |
JP2002237200A (ja) * | 2001-02-13 | 2002-08-23 | Mitsubishi Electric Corp | 半導体装置およびその検査方法 |
US6667661B1 (en) | 2001-05-04 | 2003-12-23 | Euvis, Inc. | Laser diode driver with high power efficiency |
US6768362B1 (en) | 2001-08-13 | 2004-07-27 | Cypress Semiconductor Corp. | Fail-safe zero delay buffer with automatic internal reference |
US6696829B1 (en) * | 2001-11-16 | 2004-02-24 | Rambus Inc. | Self-resetting phase locked loop |
US6728651B1 (en) * | 2002-03-13 | 2004-04-27 | Ltx Corporation | Methods and apparatuses for digitally tuning a phased-lock loop circuit |
JP5124904B2 (ja) * | 2005-03-14 | 2013-01-23 | 日本電気株式会社 | 半導体試験方法及び半導体装置 |
WO2006117859A1 (ja) * | 2005-04-28 | 2006-11-09 | Thine Electronics, Inc. | フェーズ・ロックド・ループ回路 |
KR100935594B1 (ko) * | 2008-02-14 | 2010-01-07 | 주식회사 하이닉스반도체 | 위상 동기 장치 |
CN103809105B (zh) * | 2012-11-13 | 2016-08-17 | 上海华虹宏力半导体制造有限公司 | 具有高低频时钟切换功能的芯片 |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CA1290407C (en) * | 1986-12-23 | 1991-10-08 | Shigeki Saito | Frequency synthesizer |
US5285483A (en) * | 1992-04-07 | 1994-02-08 | Seiko Epson Corporation | Phase synchronization circuit |
US5272453A (en) * | 1992-08-03 | 1993-12-21 | Motorola Inc. | Method and apparatus for switching between gain curves of a voltage controlled oscillator |
JPH06112817A (ja) * | 1992-09-25 | 1994-04-22 | Fujitsu Ltd | Pll 周波数シンセサイザ回路 |
US5278522A (en) * | 1992-11-19 | 1994-01-11 | Codex, Corp. | High frequency voltage controlled oscillator |
JPH06197014A (ja) * | 1992-12-25 | 1994-07-15 | Mitsubishi Electric Corp | 位相同期回路 |
-
1993
- 1993-12-28 JP JP5336394A patent/JPH07202690A/ja active Pending
-
1994
- 1994-12-28 KR KR1019940037804A patent/KR0139136B1/ko not_active IP Right Cessation
- 1994-12-28 US US08/365,479 patent/US5577086A/en not_active Expired - Lifetime
Also Published As
Publication number | Publication date |
---|---|
US5577086A (en) | 1996-11-19 |
KR0139136B1 (ko) | 1998-06-15 |
JPH07202690A (ja) | 1995-08-04 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR950022154A (ko) | 클록 신호 발생 회로 | |
KR910017776A (ko) | 위상동기회로 | |
KR960012738A (ko) | 저 전력 궤환 경로의 위상 동기 루프 및 작동 방법 | |
KR930005352A (ko) | 반도체 집적회로 | |
KR890009098A (ko) | 전압제어발진회로 | |
KR950026124A (ko) | 단축된 로크 시간을 갖는 피엘엘(pll) 회로 | |
KR960012710A (ko) | 저항기 없는 전압 제어 발진기 | |
KR920702073A (ko) | 고속 스위칭 주파수 합성기 및 이것의 스위칭 방법 | |
KR940003189A (ko) | 이득이 낮으며, 범위를 프로그램할 수 있고, 온도보상되는 전압제어 발진기 | |
KR870011522A (ko) | 클럭 제어 회로 | |
KR950703227A (ko) | 온도 보상 발진기 회로(temperature compensated oscillator circuit) | |
TW200419914A (en) | Voltage-controlled oscillator presetting circuit | |
KR940005139A (ko) | 입력 및 출력 신호용 공통 라인을 갖는 부궤환 제어 회로 | |
JP2002026695A (ja) | 電圧制御発振器 | |
KR970019089A (ko) | 위상 고정 루프 회로를 사용한 클럭 발생기(clock generator unilizing phase locked loop circuit) | |
KR920013933A (ko) | Pll 합성회로 | |
CA2192881A1 (en) | PLL Circuit and Noise Reduction Means for PLL Circuit | |
KR950007297A (ko) | 위상 동기 루프 및 동작 방법 | |
JPS55110433A (en) | Phase synchronism circuit | |
KR930015358A (ko) | Pll회로 | |
KR970031299A (ko) | 전압 제어 발진기 | |
KR950030484A (ko) | 피드 포워드(Feed Forward) 제어형 위상 동기 회로 | |
JPS62290214A (ja) | 位相同期発振器 | |
KR930022329A (ko) | Vtr의 캐리어 주파수 자동 조정 회로 | |
JPH05276030A (ja) | 位相同期回路 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A201 | Request for examination | ||
E701 | Decision to grant or registration of patent right | ||
GRNT | Written decision to grant | ||
FPAY | Annual fee payment |
Payment date: 20030130 Year of fee payment: 6 |
|
LAPS | Lapse due to unpaid annual fee |