KR920020730A - Ldd 구조를 갖는 eprom 제조방법 - Google Patents
Ldd 구조를 갖는 eprom 제조방법 Download PDFInfo
- Publication number
- KR920020730A KR920020730A KR1019910006483A KR910006483A KR920020730A KR 920020730 A KR920020730 A KR 920020730A KR 1019910006483 A KR1019910006483 A KR 1019910006483A KR 910006483 A KR910006483 A KR 910006483A KR 920020730 A KR920020730 A KR 920020730A
- Authority
- KR
- South Korea
- Prior art keywords
- forming
- manufacturing
- ldd structure
- gate
- floating gate
- Prior art date
Links
- 238000004519 manufacturing process Methods 0.000 title claims 6
- 229910021420 polycrystalline silicon Inorganic materials 0.000 claims 5
- 229920005591 polysilicon Polymers 0.000 claims 5
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims 4
- 239000012535 impurity Substances 0.000 claims 4
- 229910052710 silicon Inorganic materials 0.000 claims 4
- 239000010703 silicon Substances 0.000 claims 4
- 239000000758 substrate Substances 0.000 claims 4
- 238000000034 method Methods 0.000 claims 3
- 125000006850 spacer group Chemical group 0.000 claims 3
- 238000005530 etching Methods 0.000 claims 2
- 230000002093 peripheral effect Effects 0.000 claims 2
- 238000009421 internal insulation Methods 0.000 claims 1
- 229920002120 photoresistant polymer Polymers 0.000 claims 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66825—Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a floating gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/6653—Unipolar field-effect transistors with an insulated gate, i.e. MISFET using the removal of at least part of spacer, e.g. disposable spacer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66568—Lateral single gate silicon transistors
- H01L29/66575—Lateral single gate silicon transistors where the source and drain or source and drain extensions are self-aligned to the sides of the gate
- H01L29/6659—Lateral single gate silicon transistors where the source and drain or source and drain extensions are self-aligned to the sides of the gate with both lightly doped source and drain extensions and source and drain self-aligned to the sides of the gate, e.g. lightly doped drain [LDD] MOSFET, double diffused drain [DDD] MOSFET
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B41/00—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
- H10B41/40—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the peripheral circuit region
- H10B41/42—Simultaneous manufacture of periphery and memory cells
- H10B41/49—Simultaneous manufacture of periphery and memory cells comprising different types of peripheral transistor
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Physics & Mathematics (AREA)
- Ceramic Engineering (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Non-Volatile Memory (AREA)
- Semiconductor Memories (AREA)
Abstract
내용 없음
Description
본 내용은 요부공개 건이므로 전문내용을 수록하지 않았음
제2a도 내지 제2e도는 본 발명에 의해 LDD구조를 갖는 EPROM을 형성하는 단계를 도시한 단면도.
Claims (3)
- LDD구조를 갖는 EPROM 제조방법에 있어서, 실리콘 기판의 표면에 게이트 산화막 및 플로팅 게이트용 폴리실리콘층을 소정두께 형성하고 마스크 패턴 공정으로 플로팅 게이트를 형성하는 단계와, 상기 플로팅 게이트 상부 및 측면에 내부절연층을 형성하고 그 상부에 제어게이트용 폴리실리콘층을 소정두께 형성하는 단계와, 상기 플로팅 게이트 상부에 제어게이트용 포토레지스트 마스크를 형성한 다음, 비등방성식각으로 제어게이트를 형성하는 동시에 플로팅 게이트 측벽에 폴리실리콘 스페이서를 형성하는 단계와, 고농도 불순물을 실리콘기판으로 주입하여 소오스 및 드레인을 형성하고 상기 폴리실리콘 스페이서를 등방성 식각으로 완전히 제거하는 단계와, 저농도 불순물을 실리콘 기판에 주입하여 LDD영역을 형성하고 상기 제어게이트용 포토레이지스트 마스크를 제거하는 단계로 이루어지는 것을 특징으로 하는 LDD 구조를 갖는 EPROM 제조방법.
- 제1항에 있어서, 상기 플로팅 게이트를 형성하는 단계에서 이웃하는 주변트랜지스터의 게이트 전극을 형성하고 상기한 공정순서에 의해 LDD 구조를 갖는 주변트랜지스터를 제조하는 것을 포함하는 것을 특징으로 하는 LDD 구조를 갖는 EPROM 제조방법.
- 제1항에 있어서, 상기 플로팅 게이트를 형성한 후에 저농도 불순물을 이온주입시켜서 LDD 영역을 형성하고 제어게이트 및 폴리실리콘 스페이서를 형성한 다음 고농도 불순물을 이온주입시켜서 소오스 및 드레인을 형성하는 방법을 포함하는 것을 특징으로 하는 LDD 구조를 갖는 EPROM 제조방법.※ 참고사항 : 최초출원 내용에 의하여 공개하는 것임.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR9106483A KR940001428B1 (en) | 1991-04-23 | 1991-04-23 | Method for fabricating a ldd type eprom |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR9106483A KR940001428B1 (en) | 1991-04-23 | 1991-04-23 | Method for fabricating a ldd type eprom |
Publications (2)
Publication Number | Publication Date |
---|---|
KR920020730A true KR920020730A (ko) | 1992-11-21 |
KR940001428B1 KR940001428B1 (en) | 1994-02-23 |
Family
ID=19313573
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
KR9106483A KR940001428B1 (en) | 1991-04-23 | 1991-04-23 | Method for fabricating a ldd type eprom |
Country Status (1)
Country | Link |
---|---|
KR (1) | KR940001428B1 (ko) |
-
1991
- 1991-04-23 KR KR9106483A patent/KR940001428B1/ko not_active IP Right Cessation
Also Published As
Publication number | Publication date |
---|---|
KR940001428B1 (en) | 1994-02-23 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR940012648A (ko) | 상보형 반도체장치 및 그 제조방법 | |
KR960006013A (ko) | 반도체 소자 및 그의 제조방법 | |
KR870000763A (ko) | 반도체 장치 및 그 제조방법 | |
KR920020756A (ko) | 반도체 장치 및 그의 제조방법 | |
KR960005896A (ko) | 박막트랜지스터 제조방법 | |
KR970054083A (ko) | 상보형 모스(cmos) 트랜지스터 및 그 제조방법 | |
KR970003688A (ko) | 반도체 소자의 트랜지스터 제조방법 | |
KR950021786A (ko) | 모스펫(mosfet) 및 그 제조방법 | |
KR930005106A (ko) | 마스크롬의 제조방법 | |
KR920020730A (ko) | Ldd 구조를 갖는 eprom 제조방법 | |
KR970004069A (ko) | 반도체 소자의 트랜지스터 제조방법 및 그 구조 | |
KR980005882A (ko) | 모스 트랜지스터 및 그의 제조방법 | |
KR940010387A (ko) | 반도체 소자 제조방법 | |
KR930003430A (ko) | 반도체 장치 및 그 제조방법 | |
KR930003423A (ko) | 반도체 장치의 제조방법 | |
KR970008572A (ko) | 씨모스 트랜지스터 및 그 제조방법 | |
KR950034828A (ko) | 구리전극을 적용하는 모스 트랜지스터의 제조방법 및 게이트 구조 | |
KR940010271A (ko) | 반도체 소자 제조방법 | |
KR970008571A (ko) | 모스 전계 효과 트랜지스터 및 그 제조방법 | |
KR940016888A (ko) | 트랜지스터 형성 방법 | |
KR950021789A (ko) | 모스펫(mosfet) 제조방법 | |
KR960009216A (ko) | 반도체 소자 및 그 제조방법 | |
KR910001902A (ko) | Mos 트랜지스터에서 게이트 전극막의 경량 도우프 드레인 소오스 형성 방법 | |
KR970003940A (ko) | 반도체 소자의 트랜지스터 제조방법 | |
KR960005895A (ko) | 모스트랜지스터 제조방법 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A201 | Request for examination | ||
E902 | Notification of reason for refusal | ||
G160 | Decision to publish patent application | ||
E701 | Decision to grant or registration of patent right | ||
GRNT | Written decision to grant | ||
FPAY | Annual fee payment |
Payment date: 20050120 Year of fee payment: 12 |
|
LAPS | Lapse due to unpaid annual fee |