KR102310979B1 - 제한된 솔더 상호 연결 패드들을 가진 회로 보드 및 그 제조 방법 - Google Patents
제한된 솔더 상호 연결 패드들을 가진 회로 보드 및 그 제조 방법 Download PDFInfo
- Publication number
- KR102310979B1 KR102310979B1 KR1020177007459A KR20177007459A KR102310979B1 KR 102310979 B1 KR102310979 B1 KR 102310979B1 KR 1020177007459 A KR1020177007459 A KR 1020177007459A KR 20177007459 A KR20177007459 A KR 20177007459A KR 102310979 B1 KR102310979 B1 KR 102310979B1
- Authority
- KR
- South Korea
- Prior art keywords
- solder
- circuit board
- opening
- pad
- solder interconnect
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49811—Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
- H01L23/49816—Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49822—Multilayer substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49866—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers characterised by the materials
- H01L23/49894—Materials of the insulating layers or coatings
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32225—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73201—Location after the connecting process on the same surface
- H01L2224/73203—Bump and layer connectors
- H01L2224/73204—Bump and layer connectors the bump connector being embedded into the layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49811—Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49827—Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Power Engineering (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Electric Connection Of Electric Components To Printed Circuits (AREA)
- Ceramic Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Geometry (AREA)
- Structures For Mounting Electric Components On Printed Circuit Boards (AREA)
- Wire Bonding (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US14/529,859 | 2014-10-31 | ||
| US14/529,859 US10431533B2 (en) | 2014-10-31 | 2014-10-31 | Circuit board with constrained solder interconnect pads |
| PCT/CA2015/051015 WO2016065460A1 (en) | 2014-10-31 | 2015-10-07 | Circuit board with constrained solder interconnect pads |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| KR20170078597A KR20170078597A (ko) | 2017-07-07 |
| KR102310979B1 true KR102310979B1 (ko) | 2021-10-08 |
Family
ID=55853496
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| KR1020177007459A Active KR102310979B1 (ko) | 2014-10-31 | 2015-10-07 | 제한된 솔더 상호 연결 패드들을 가진 회로 보드 및 그 제조 방법 |
Country Status (6)
| Country | Link |
|---|---|
| US (1) | US10431533B2 (enExample) |
| EP (1) | EP3213609A4 (enExample) |
| JP (2) | JP2017538280A (enExample) |
| KR (1) | KR102310979B1 (enExample) |
| CN (1) | CN106717138A (enExample) |
| WO (1) | WO2016065460A1 (enExample) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US11640934B2 (en) * | 2018-03-30 | 2023-05-02 | Intel Corporation | Lithographically defined vertical interconnect access (VIA) in dielectric pockets in a package substrate |
Families Citing this family (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US11804440B2 (en) * | 2021-01-28 | 2023-10-31 | Globalfoundries U.S. Inc. | Chip module with robust in-package interconnects |
| KR20240001780A (ko) | 2022-06-27 | 2024-01-04 | 삼성전자주식회사 | 반도체 패키지 |
Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6057222A (en) | 1995-12-21 | 2000-05-02 | Siemens Aktiengesellschaft | Method for the production of flip-chip mounting-ready contacts of electrical components |
| JP2012079759A (ja) * | 2010-09-30 | 2012-04-19 | Sumitomo Bakelite Co Ltd | 回路基板、回路基板の製造方法および半導体装置 |
Family Cites Families (28)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5471090A (en) | 1993-03-08 | 1995-11-28 | International Business Machines Corporation | Electronic structures having a joining geometry providing reduced capacitive loading |
| WO1995030276A1 (de) | 1994-05-02 | 1995-11-09 | Siemens Matsushita Components Gmbh & Co. Kg | Verkapselung für elektronische bauelemente |
| US5796589A (en) | 1995-12-20 | 1998-08-18 | Intel Corporation | Ball grid array integrated circuit package that has vias located within the solder pads of a package |
| US5759910A (en) | 1996-12-23 | 1998-06-02 | Motorola, Inc. | Process for fabricating a solder bump for a flip chip integrated circuit |
| US5859474A (en) | 1997-04-23 | 1999-01-12 | Lsi Logic Corporation | Reflow ball grid array assembly |
| KR100345035B1 (ko) * | 1999-11-06 | 2002-07-24 | 한국과학기술원 | 무전해 도금법을 이용한 고속구리배선 칩 접속용 범프 및 ubm 형성방법 |
| US6774474B1 (en) | 1999-11-10 | 2004-08-10 | International Business Machines Corporation | Partially captured oriented interconnections for BGA packages and a method of forming the interconnections |
| JP2001223460A (ja) | 2000-02-08 | 2001-08-17 | Fujitsu Ltd | 実装回路基板及びその製造方法 |
| JP2002026500A (ja) * | 2000-07-05 | 2002-01-25 | Ngk Spark Plug Co Ltd | 配線基板 |
| KR100426897B1 (ko) * | 2001-08-21 | 2004-04-30 | 주식회사 네패스 | 솔더 터미널 및 그 제조방법 |
| US7335995B2 (en) | 2001-10-09 | 2008-02-26 | Tessera, Inc. | Microelectronic assembly having array including passive elements and interconnects |
| US6888255B2 (en) | 2003-05-30 | 2005-05-03 | Texas Instruments Incorporated | Built-up bump pad structure and method for same |
| TW572361U (en) | 2003-06-03 | 2004-01-11 | Via Tech Inc | Flip-chip package carrier |
| US7367489B2 (en) | 2003-07-01 | 2008-05-06 | Chippac, Inc. | Method and apparatus for flip chip attachment by post collapse re-melt and re-solidification of bumps |
| JP2005109187A (ja) * | 2003-09-30 | 2005-04-21 | Tdk Corp | フリップチップ実装回路基板およびその製造方法ならびに集積回路装置 |
| EP1720794A2 (en) | 2004-03-01 | 2006-11-15 | Tessera, Inc. | Packaged acoustic and electromagnetic transducer chips |
| TWI231165B (en) * | 2004-06-30 | 2005-04-11 | Phoenix Prec Technology Corp | Method for fabricating electrical connection structure of circuit board |
| KR100556351B1 (ko) * | 2004-07-27 | 2006-03-03 | 동부아남반도체 주식회사 | 반도체 소자의 금속 패드 및 금속 패드 본딩 방법 |
| US7339275B2 (en) | 2004-11-22 | 2008-03-04 | Freescale Semiconductor, Inc. | Multi-chips semiconductor device assemblies and methods for fabricating the same |
| JP2007234919A (ja) * | 2006-03-02 | 2007-09-13 | Cmk Corp | プリント配線板とその製造方法 |
| US8124520B2 (en) | 2006-07-10 | 2012-02-28 | Stats Chippac Ltd. | Integrated circuit mount system with solder mask pad |
| JP5193503B2 (ja) * | 2007-06-04 | 2013-05-08 | 新光電気工業株式会社 | 貫通電極付き基板及びその製造方法 |
| US7670939B2 (en) | 2008-05-12 | 2010-03-02 | Ati Technologies Ulc | Semiconductor chip bump connection apparatus and method |
| WO2010038532A1 (ja) | 2008-09-30 | 2010-04-08 | イビデン株式会社 | 多層プリント配線板、及び、多層プリント配線板の製造方法 |
| KR101022942B1 (ko) | 2008-11-12 | 2011-03-16 | 삼성전기주식회사 | 흐름 방지용 댐을 구비한 인쇄회로기판 및 그 제조방법 |
| US20110110061A1 (en) * | 2009-11-12 | 2011-05-12 | Leung Andrew Kw | Circuit Board with Offset Via |
| KR101332049B1 (ko) * | 2012-01-13 | 2013-11-22 | 삼성전기주식회사 | 인쇄회로기판의 제조방법 |
| JP5913063B2 (ja) * | 2012-11-27 | 2016-04-27 | 日本特殊陶業株式会社 | 配線基板 |
-
2014
- 2014-10-31 US US14/529,859 patent/US10431533B2/en active Active
-
2015
- 2015-10-07 EP EP15854911.3A patent/EP3213609A4/en not_active Ceased
- 2015-10-07 JP JP2017513769A patent/JP2017538280A/ja active Pending
- 2015-10-07 WO PCT/CA2015/051015 patent/WO2016065460A1/en not_active Ceased
- 2015-10-07 KR KR1020177007459A patent/KR102310979B1/ko active Active
- 2015-10-07 CN CN201580048951.9A patent/CN106717138A/zh active Pending
-
2021
- 2021-08-27 JP JP2021138724A patent/JP7301919B2/ja active Active
Patent Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6057222A (en) | 1995-12-21 | 2000-05-02 | Siemens Aktiengesellschaft | Method for the production of flip-chip mounting-ready contacts of electrical components |
| JP2012079759A (ja) * | 2010-09-30 | 2012-04-19 | Sumitomo Bakelite Co Ltd | 回路基板、回路基板の製造方法および半導体装置 |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US11640934B2 (en) * | 2018-03-30 | 2023-05-02 | Intel Corporation | Lithographically defined vertical interconnect access (VIA) in dielectric pockets in a package substrate |
Also Published As
| Publication number | Publication date |
|---|---|
| CN106717138A (zh) | 2017-05-24 |
| EP3213609A1 (en) | 2017-09-06 |
| JP2021185619A (ja) | 2021-12-09 |
| EP3213609A4 (en) | 2018-07-04 |
| US20160126171A1 (en) | 2016-05-05 |
| JP7301919B2 (ja) | 2023-07-03 |
| WO2016065460A1 (en) | 2016-05-06 |
| US10431533B2 (en) | 2019-10-01 |
| JP2017538280A (ja) | 2017-12-21 |
| KR20170078597A (ko) | 2017-07-07 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US9793199B2 (en) | Circuit board with via trace connection and method of making the same | |
| US8445329B2 (en) | Circuit board with oval micro via | |
| US7670939B2 (en) | Semiconductor chip bump connection apparatus and method | |
| JP5113114B2 (ja) | 配線基板の製造方法及び配線基板 | |
| US20110110061A1 (en) | Circuit Board with Offset Via | |
| KR20060069293A (ko) | 반도체 패키지 및 그 제조 방법 | |
| JP7301919B2 (ja) | 制約されたはんだ相互接続パッドを備える回路基板 | |
| KR20140066706A (ko) | 앵커 구조들을 갖는 솔더 마스크 | |
| US7151050B2 (en) | Method for fabricating electrical connection structure of circuit board | |
| US20110222256A1 (en) | Circuit board with anchored underfill | |
| US10912194B2 (en) | Printed circuit board | |
| CN204481016U (zh) | 集成电路封装基板 | |
| US7544599B2 (en) | Manufacturing method of solder ball disposing surface structure of package substrate | |
| EP3301714A1 (en) | Circuit board with multiple density regions |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| PA0105 | International application |
St.27 status event code: A-0-1-A10-A15-nap-PA0105 |
|
| PG1501 | Laying open of application |
St.27 status event code: A-1-1-Q10-Q12-nap-PG1501 |
|
| P11-X000 | Amendment of application requested |
St.27 status event code: A-2-2-P10-P11-nap-X000 |
|
| P13-X000 | Application amended |
St.27 status event code: A-2-2-P10-P13-nap-X000 |
|
| PA0201 | Request for examination |
St.27 status event code: A-1-2-D10-D11-exm-PA0201 |
|
| PA0302 | Request for accelerated examination |
St.27 status event code: A-1-2-D10-D17-exm-PA0302 St.27 status event code: A-1-2-D10-D16-exm-PA0302 |
|
| E902 | Notification of reason for refusal | ||
| PE0902 | Notice of grounds for rejection |
St.27 status event code: A-1-2-D10-D21-exm-PE0902 |
|
| T11-X000 | Administrative time limit extension requested |
St.27 status event code: U-3-3-T10-T11-oth-X000 |
|
| T11-X000 | Administrative time limit extension requested |
St.27 status event code: U-3-3-T10-T11-oth-X000 |
|
| T11-X000 | Administrative time limit extension requested |
St.27 status event code: U-3-3-T10-T11-oth-X000 |
|
| E13-X000 | Pre-grant limitation requested |
St.27 status event code: A-2-3-E10-E13-lim-X000 |
|
| P11-X000 | Amendment of application requested |
St.27 status event code: A-2-2-P10-P11-nap-X000 |
|
| P13-X000 | Application amended |
St.27 status event code: A-2-2-P10-P13-nap-X000 |
|
| E701 | Decision to grant or registration of patent right | ||
| PE0701 | Decision of registration |
St.27 status event code: A-1-2-D10-D22-exm-PE0701 |
|
| PR0701 | Registration of establishment |
St.27 status event code: A-2-4-F10-F11-exm-PR0701 |
|
| PR1002 | Payment of registration fee |
St.27 status event code: A-2-2-U10-U12-oth-PR1002 Fee payment year number: 1 |
|
| PG1601 | Publication of registration |
St.27 status event code: A-4-4-Q10-Q13-nap-PG1601 |
|
| PR1001 | Payment of annual fee |
St.27 status event code: A-4-4-U10-U11-oth-PR1001 Fee payment year number: 4 |
|
| PR1001 | Payment of annual fee |
St.27 status event code: A-4-4-U10-U11-oth-PR1001 Fee payment year number: 5 |
|
| U11 | Full renewal or maintenance fee paid |
Free format text: ST27 STATUS EVENT CODE: A-4-4-U10-U11-OTH-PR1001 (AS PROVIDED BY THE NATIONAL OFFICE) Year of fee payment: 5 |