JPWO2006090477A1 - 半導体装置及びその製造方法 - Google Patents
半導体装置及びその製造方法 Download PDFInfo
- Publication number
- JPWO2006090477A1 JPWO2006090477A1 JP2007504608A JP2007504608A JPWO2006090477A1 JP WO2006090477 A1 JPWO2006090477 A1 JP WO2006090477A1 JP 2007504608 A JP2007504608 A JP 2007504608A JP 2007504608 A JP2007504608 A JP 2007504608A JP WO2006090477 A1 JPWO2006090477 A1 JP WO2006090477A1
- Authority
- JP
- Japan
- Prior art keywords
- bit line
- semiconductor substrate
- trench isolation
- region
- forming
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 73
- 238000004519 manufacturing process Methods 0.000 title claims abstract description 43
- 238000002955 isolation Methods 0.000 claims abstract description 51
- 239000000758 substrate Substances 0.000 claims abstract description 45
- 238000000034 method Methods 0.000 claims description 14
- 230000002093 peripheral effect Effects 0.000 claims description 13
- 229910052581 Si3N4 Inorganic materials 0.000 claims description 7
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims description 7
- 239000012535 impurity Substances 0.000 claims description 2
- 230000015654 memory Effects 0.000 abstract description 35
- 238000005468 ion implantation Methods 0.000 description 23
- 229910052814 silicon oxide Inorganic materials 0.000 description 15
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 14
- 239000011229 interlayer Substances 0.000 description 10
- 239000010410 layer Substances 0.000 description 9
- 230000001681 protective effect Effects 0.000 description 6
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 5
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 5
- 229910052710 silicon Inorganic materials 0.000 description 5
- 239000010703 silicon Substances 0.000 description 5
- 238000010586 diagram Methods 0.000 description 4
- 229910052785 arsenic Inorganic materials 0.000 description 3
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 description 3
- 238000005229 chemical vapour deposition Methods 0.000 description 3
- 238000005530 etching Methods 0.000 description 3
- 238000010438 heat treatment Methods 0.000 description 3
- 150000002500 ions Chemical class 0.000 description 3
- 230000004048 modification Effects 0.000 description 3
- 238000012986 modification Methods 0.000 description 3
- 229910000838 Al alloy Inorganic materials 0.000 description 2
- -1 Metal Oxide Nitride Chemical class 0.000 description 2
- 230000015572 biosynthetic process Effects 0.000 description 2
- 230000007547 defect Effects 0.000 description 2
- 238000001312 dry etching Methods 0.000 description 2
- 230000000694 effects Effects 0.000 description 2
- 150000004767 nitrides Chemical class 0.000 description 2
- 230000003647 oxidation Effects 0.000 description 2
- 238000007254 oxidation reaction Methods 0.000 description 2
- 238000003860 storage Methods 0.000 description 2
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 1
- GDFCWFBWQUEQIJ-UHFFFAOYSA-N [B].[P] Chemical compound [B].[P] GDFCWFBWQUEQIJ-UHFFFAOYSA-N 0.000 description 1
- HAYXDMNJJFVXCI-UHFFFAOYSA-N arsenic(5+) Chemical compound [As+5] HAYXDMNJJFVXCI-UHFFFAOYSA-N 0.000 description 1
- 230000006870 function Effects 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- 238000009413 insulation Methods 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 229910052698 phosphorus Inorganic materials 0.000 description 1
- 239000011574 phosphorus Substances 0.000 description 1
- 229920002120 photoresistant polymer Polymers 0.000 description 1
- 229910021332 silicide Inorganic materials 0.000 description 1
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 1
- 238000009751 slip forming Methods 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B43/00—EEPROM devices comprising charge-trapping gate insulators
- H10B43/30—EEPROM devices comprising charge-trapping gate insulators characterised by the memory core region
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B43/00—EEPROM devices comprising charge-trapping gate insulators
- H10B43/40—EEPROM devices comprising charge-trapping gate insulators characterised by the peripheral circuit region
Landscapes
- Semiconductor Memories (AREA)
- Non-Volatile Memory (AREA)
Abstract
Description
Claims (9)
- 半導体基板と、
前記半導体基板上に形成されたONO膜と、
前記半導体基板内に形成されるビットラインと、
前記ビットラインと電気的に接続する接続部とを有し、
前記半導体基板は、前記接続部を挟み込むように前記ビットラインの両側に設けられたトレンチ分離領域を有する半導体装置。 - 前記トレンチ分離領域が、隣り合うワードライン間に形成された請求項1記載の半導体装置。
- 前記ワードラインの前記接続部が設けられている側の側部に側壁を具備する請求項2記載の半導体装置。
- 前記側壁が窒化シリコン膜である請求項3記載の半導体装置。
- 前記ビットラインと前記トレンチ分離領域が接している請求項1から4のいずれか一項記載の半導体装置。
- 半導体基板内にトレンチ分離領域を形成する工程と、
前記半導体基板内にビットラインを形成する工程と、
前記半導体基板上にONO膜を形成する工程と、
前記ビットラインに接続される接続部を形成する工程とを具備し、
前記接続部は前記ビットラインの両側に設けた前記トレンチ分離領域に挟み込まれるように形成される半導体装置の製造方法。 - 前記ONO膜上にワードラインを形成する工程と、
前記ワードラインの側部であって、前記接続部を有する側に側壁を形成する工程と、
を具備する請求項6記載の半導体装置の製造方法。 - 前記側壁を形成する工程が、周辺回路のゲート側部に形成する側壁と同時に形成する工程である請求項7記載の半導体装置の製造方法。
- 前記半導体基板内にビットラインを形成する工程は、前記ビットラインを形成する領域、および前記トレンチ分離領域内であって前記ビットラインに隣接する領域に不純物を注入して形成する工程を含む請求項6から8のいずれか一項記載の半導体装置の製造方法。
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
PCT/JP2005/003213 WO2006090477A1 (ja) | 2005-02-25 | 2005-02-25 | 半導体装置及びその製造方法 |
Publications (2)
Publication Number | Publication Date |
---|---|
JPWO2006090477A1 true JPWO2006090477A1 (ja) | 2008-07-24 |
JP4944766B2 JP4944766B2 (ja) | 2012-06-06 |
Family
ID=36927128
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP2007504608A Expired - Fee Related JP4944766B2 (ja) | 2005-02-25 | 2005-02-25 | 半導体装置及びその製造方法 |
Country Status (3)
Country | Link |
---|---|
US (1) | US7968404B2 (ja) |
JP (1) | JP4944766B2 (ja) |
WO (1) | WO2006090477A1 (ja) |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7642158B2 (en) * | 2005-09-30 | 2010-01-05 | Infineon Technologies Ag | Semiconductor memory device and method of production |
WO2008089063A1 (en) | 2007-01-12 | 2008-07-24 | Alcon Research, Ltd. | Improving intermediate vision with phakic multifocal optics utilizing residual accommodation |
US11080454B2 (en) * | 2019-08-30 | 2021-08-03 | Taiwan Semiconductor Manufacturing Co., Ltd. | Integrated circuit, system, and method of forming the same |
Family Cites Families (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH11186528A (ja) * | 1997-12-25 | 1999-07-09 | Sony Corp | 不揮発性半導体記憶装置及びその製造方法 |
US6232181B1 (en) * | 1999-10-21 | 2001-05-15 | United Microelectronics Corp. | Method of forming a flash memory |
US6271088B1 (en) * | 2001-01-05 | 2001-08-07 | United Microelectronics Corp. | Method for fabricating a buried vertical split gate memory device with high coupling ratio |
US6562675B1 (en) * | 2001-08-17 | 2003-05-13 | Cypress Semiconductor Corp. | Adjustment of threshold voltages of selected NMOS and PMOS transistors using fewer masking steps |
JP2003174106A (ja) * | 2001-12-07 | 2003-06-20 | Fujitsu Ltd | 半導体装置及びその製造方法 |
JP2003224213A (ja) * | 2002-01-30 | 2003-08-08 | Mitsubishi Electric Corp | 不揮発性半導体記憶装置 |
JP2004039866A (ja) * | 2002-07-03 | 2004-02-05 | Toshiba Corp | 半導体装置及びその製造方法 |
US6828623B1 (en) * | 2002-08-30 | 2004-12-07 | Advanced Micro Devices, Inc. | Floating gate memory device with homogeneous oxynitride tunneling dielectric |
JP4164324B2 (ja) * | 2002-09-19 | 2008-10-15 | スパンション エルエルシー | 半導体装置の製造方法 |
DE10246343B4 (de) | 2002-10-04 | 2007-02-08 | Infineon Technologies Ag | Verfahren zur Herstellung eines Halbleiterspeicherzellenfeldes |
US20040079984A1 (en) * | 2002-10-25 | 2004-04-29 | Hsuan-Ling Kao | Polysilicon self-aligned contact and a polysilicon common source line and method of forming the same |
US6847087B2 (en) * | 2002-10-31 | 2005-01-25 | Ememory Technology Inc. | Bi-directional Fowler-Nordheim tunneling flash memory |
JP2004193178A (ja) * | 2002-12-06 | 2004-07-08 | Fasl Japan 株式会社 | 半導体記憶装置及びその製造方法 |
JP2004349312A (ja) * | 2003-05-20 | 2004-12-09 | Sharp Corp | 半導体記憶装置 |
TW591761B (en) * | 2003-07-11 | 2004-06-11 | Macronix Int Co Ltd | NAND type binary nitride read only memory and the manufacturing method |
KR100511045B1 (ko) * | 2003-07-14 | 2005-08-30 | 삼성전자주식회사 | 리세스된 게이트 전극을 갖는 반도체 소자의 집적방법 |
US7423312B1 (en) * | 2004-07-20 | 2008-09-09 | Spansion Llc | Apparatus and method for a memory array with shallow trench isolation regions between bit lines for increased process margins |
KR100630725B1 (ko) * | 2004-12-17 | 2006-10-02 | 삼성전자주식회사 | 매립된 비트라인을 가진 반도체 소자 및 그 제조방법 |
-
2005
- 2005-02-25 WO PCT/JP2005/003213 patent/WO2006090477A1/ja not_active Application Discontinuation
- 2005-02-25 JP JP2007504608A patent/JP4944766B2/ja not_active Expired - Fee Related
-
2006
- 2006-02-24 US US11/361,630 patent/US7968404B2/en not_active Expired - Fee Related
Also Published As
Publication number | Publication date |
---|---|
US7968404B2 (en) | 2011-06-28 |
JP4944766B2 (ja) | 2012-06-06 |
US20060263989A1 (en) | 2006-11-23 |
WO2006090477A1 (ja) | 2006-08-31 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP2009164485A (ja) | 不揮発性半導体記憶装置 | |
KR101037036B1 (ko) | 불휘발성 반도체 메모리 및 그 제조 방법 | |
JP2006286720A (ja) | 半導体装置およびその製造方法 | |
JP2006303009A (ja) | 半導体装置およびその製造方法 | |
JP5047786B2 (ja) | 半導体装置の製造方法 | |
JP4822792B2 (ja) | 半導体装置およびその製造方法 | |
US7847337B2 (en) | Integral circuit including non-volatile memory cell | |
JP4944766B2 (ja) | 半導体装置及びその製造方法 | |
US8207560B2 (en) | Nonvolatile semiconductor memory device and method of fabricating the same | |
CN101203954B (zh) | 半导体器件及其制造方法 | |
JP2010153904A (ja) | 半導体装置 | |
JP2010021496A (ja) | 半導体装置、及びその製造方法 | |
JP2009059927A (ja) | 不揮発性半導体記憶装置の製造方法 | |
JP2008166528A (ja) | 半導体装置およびその製造方法 | |
JP2013004791A (ja) | 半導体装置およびその製造方法 | |
US7271062B2 (en) | Non-volatile memory cell and fabricating method thereof and method of fabricating non-volatile memory | |
JP4927716B2 (ja) | 半導体装置 | |
JP2011119508A (ja) | 半導体装置の製造方法 | |
JP2006196688A (ja) | 不揮発性半導体記憶装置及びその製造方法 | |
JP2010129740A (ja) | 不揮発性半導体記憶装置およびその製造方法 | |
JP2005057187A (ja) | 半導体記憶装置およびその製造方法 | |
JP5657612B2 (ja) | 半導体装置およびその製造方法 | |
JP4927708B2 (ja) | 半導体装置及びその製造方法 | |
JPWO2006106570A1 (ja) | 半導体装置 | |
JP2011119510A (ja) | 半導体装置の製造方法および半導体装置 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
RD04 | Notification of resignation of power of attorney |
Free format text: JAPANESE INTERMEDIATE CODE: A7424 Effective date: 20100208 |
|
RD03 | Notification of appointment of power of attorney |
Free format text: JAPANESE INTERMEDIATE CODE: A7423 Effective date: 20100616 |
|
RD03 | Notification of appointment of power of attorney |
Free format text: JAPANESE INTERMEDIATE CODE: A7423 Effective date: 20100805 |
|
A711 | Notification of change in applicant |
Free format text: JAPANESE INTERMEDIATE CODE: A711 Effective date: 20100922 |
|
A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20110802 |
|
A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20110817 |
|
A02 | Decision of refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A02 Effective date: 20111101 |
|
A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20120110 |
|
A911 | Transfer to examiner for re-examination before appeal (zenchi) |
Free format text: JAPANESE INTERMEDIATE CODE: A911 Effective date: 20120201 |
|
TRDD | Decision of grant or rejection written | ||
A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20120221 |
|
A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 |
|
A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20120302 |
|
R150 | Certificate of patent or registration of utility model |
Ref document number: 4944766 Country of ref document: JP Free format text: JAPANESE INTERMEDIATE CODE: R150 Free format text: JAPANESE INTERMEDIATE CODE: R150 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20150309 Year of fee payment: 3 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20150309 Year of fee payment: 3 |
|
RD02 | Notification of acceptance of power of attorney |
Free format text: JAPANESE INTERMEDIATE CODE: R3D02 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
S111 | Request for change of ownership or part of ownership |
Free format text: JAPANESE INTERMEDIATE CODE: R313111 |
|
R350 | Written notification of registration of transfer |
Free format text: JAPANESE INTERMEDIATE CODE: R350 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
LAPS | Cancellation because of no payment of annual fees |