JPS6155778B2 - - Google Patents
Info
- Publication number
- JPS6155778B2 JPS6155778B2 JP51142601A JP14260176A JPS6155778B2 JP S6155778 B2 JPS6155778 B2 JP S6155778B2 JP 51142601 A JP51142601 A JP 51142601A JP 14260176 A JP14260176 A JP 14260176A JP S6155778 B2 JPS6155778 B2 JP S6155778B2
- Authority
- JP
- Japan
- Prior art keywords
- melting point
- semiconductor device
- low melting
- chip
- ceramic
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48245—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
- H01L2224/48247—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73265—Layer and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/161—Cap
- H01L2924/1615—Shape
- H01L2924/16152—Cap comprising a cavity for hosting the device, e.g. U-shaped cap
Landscapes
- Die Bonding (AREA)
- Lead Frames For Integrated Circuits (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP14260176A JPS5367358A (en) | 1976-11-27 | 1976-11-27 | Semiconductor device |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP14260176A JPS5367358A (en) | 1976-11-27 | 1976-11-27 | Semiconductor device |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS5367358A JPS5367358A (en) | 1978-06-15 |
| JPS6155778B2 true JPS6155778B2 (cs) | 1986-11-29 |
Family
ID=15319093
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP14260176A Granted JPS5367358A (en) | 1976-11-27 | 1976-11-27 | Semiconductor device |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPS5367358A (cs) |
Families Citing this family (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS60190043U (ja) * | 1984-05-25 | 1985-12-16 | 関西日本電気株式会社 | フラツトパツケ−ジ |
| US4801996A (en) * | 1987-10-14 | 1989-01-31 | Hewlett-Packard Company | Gigahertz rate integrated circuit package incorporating semiconductive MIS power-line substrate |
-
1976
- 1976-11-27 JP JP14260176A patent/JPS5367358A/ja active Granted
Also Published As
| Publication number | Publication date |
|---|---|
| JPS5367358A (en) | 1978-06-15 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JPH11219420A (ja) | Icカードモジュール、icカード及びそれらの製造方法 | |
| JPS6031102B2 (ja) | 集積回路パツケージおよびその製作方法 | |
| US4558346A (en) | Highly reliable hermetically sealed package for a semiconductor device | |
| JPS60167454A (ja) | 半導体装置 | |
| JP2002110833A (ja) | 半導体装置およびその製造方法 | |
| JPH01115127A (ja) | 半導体装置 | |
| JPS6155778B2 (cs) | ||
| JPS5850021B2 (ja) | 半導体装置の製法 | |
| JP4475788B2 (ja) | 半導体装置の製造方法 | |
| JPS6313337A (ja) | 半導体素子の実装方法 | |
| JPH06241889A (ja) | 半導体装置 | |
| JPH03105950A (ja) | 半導体集積回路のパッケージ | |
| JP3086305B2 (ja) | センサー及びその製造方法 | |
| JPS634350B2 (cs) | ||
| JPH0547988A (ja) | 半導体装置 | |
| JPS58201388A (ja) | 半導体装置 | |
| JPS598361Y2 (ja) | Icパツケ−ジ | |
| JPH0525182B2 (cs) | ||
| JPS6231498B2 (cs) | ||
| JPH0756886B2 (ja) | 半導体パッケージの製造方法 | |
| JP2543661Y2 (ja) | マイクロ波トランジスタ | |
| JPH09148878A (ja) | 弾性表面波デバイス | |
| JPH0221659B2 (cs) | ||
| JPH03292761A (ja) | チップキャリヤ | |
| JPH0382067A (ja) | 樹脂封止型半導体装置 |