JPS54113248A - Semiconductor device - Google Patents
Semiconductor deviceInfo
- Publication number
- JPS54113248A JPS54113248A JP2054778A JP2054778A JPS54113248A JP S54113248 A JPS54113248 A JP S54113248A JP 2054778 A JP2054778 A JP 2054778A JP 2054778 A JP2054778 A JP 2054778A JP S54113248 A JPS54113248 A JP S54113248A
- Authority
- JP
- Japan
- Prior art keywords
- pad
- electrode pad
- protecting
- bump
- dielectric layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L24/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/0212—Auxiliary members for bonding areas, e.g. spacers
- H01L2224/02122—Auxiliary members for bonding areas, e.g. spacers being formed on the semiconductor or solid-state body
- H01L2224/02233—Auxiliary members for bonding areas, e.g. spacers being formed on the semiconductor or solid-state body not in direct contact with the bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/0212—Auxiliary members for bonding areas, e.g. spacers
- H01L2224/02122—Auxiliary members for bonding areas, e.g. spacers being formed on the semiconductor or solid-state body
- H01L2224/02233—Auxiliary members for bonding areas, e.g. spacers being formed on the semiconductor or solid-state body not in direct contact with the bonding area
- H01L2224/02235—Reinforcing structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/023—Redistribution layers [RDL] for bonding areas
- H01L2224/0237—Disposition of the redistribution layers
- H01L2224/02375—Top view
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05541—Structure
- H01L2224/05548—Bonding area integrally formed with a redistribution layer on the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0555—Shape
- H01L2224/05551—Shape comprising apertures or cavities
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0555—Shape
- H01L2224/05552—Shape in top view
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0555—Shape
- H01L2224/05552—Shape in top view
- H01L2224/05553—Shape in top view being rectangular
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
PURPOSE:To prevent water and etching liquid from invading an electrode pad from the external, by forming a protecting pad surrounding the electrode pad and generating cracks dependent upon stress only in the protecting pad part. CONSTITUTION:Dielectric layer 2 such as SiO2 and Si3N4 is formed on semiconductor substrate 1, and electrode pad 3 consisting of Al, etc., is provided on dielectric layer 2 and has one end connected to the wiring on the semiconductor element. Here, protecting pad 8 is formed surrounding electrode pad 3 on dielectric layer 2, and is brought into mechanical contact with bump 6 through contact hole 9 provided in protective film 4 for the purpose of increasing the adhesion strength between pad 8 and semiconductor substrate 1 of bump 6 formed on electrode pad 3. Thus, even if crack 7 is generated in coverage part 4a of protective film 4, this crack is stopped by protecting pad 8. Consequently, water and etching liquid from the external etch only a part of protecting pad 8 and do not invade electrode pad 3. As a result, the reliability near the bump is improved considerably.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2054778A JPS54113248A (en) | 1978-02-23 | 1978-02-23 | Semiconductor device |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2054778A JPS54113248A (en) | 1978-02-23 | 1978-02-23 | Semiconductor device |
Publications (1)
Publication Number | Publication Date |
---|---|
JPS54113248A true JPS54113248A (en) | 1979-09-04 |
Family
ID=12030168
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP2054778A Pending JPS54113248A (en) | 1978-02-23 | 1978-02-23 | Semiconductor device |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS54113248A (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7728431B2 (en) | 2006-06-15 | 2010-06-01 | Sony Corporation | Electronic component, semiconductor device employing same, and method for manufacturing electronic component |
-
1978
- 1978-02-23 JP JP2054778A patent/JPS54113248A/en active Pending
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7728431B2 (en) | 2006-06-15 | 2010-06-01 | Sony Corporation | Electronic component, semiconductor device employing same, and method for manufacturing electronic component |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
GB1286086A (en) | Polyimide and polyamide-polyimide as a semiconductor surface passivator and protectant coating | |
JPS54113248A (en) | Semiconductor device | |
KR970025350A (en) | Semiconductor devices | |
JPS56148848A (en) | Beam lead type semiconductor device | |
JPS5724563A (en) | Semiconductor device | |
JPS54113247A (en) | Semiconductor device | |
JPS54133877A (en) | Semiconductor device | |
JPS551153A (en) | Semiconductor fitting device | |
JPS56105670A (en) | Semiconductor device | |
JPS5710951A (en) | Semiconductor device | |
JPS5513904A (en) | Semiconductor device and its manufacturing method | |
JPS57134965A (en) | Semiconductor device | |
JPS5796542A (en) | Semiconductor device | |
JPS5795641A (en) | Semiconductor device | |
JPS54157479A (en) | Electrode terminal forming method to wiring connecting semiconductor elements | |
JPS57199224A (en) | Semiconductor device | |
JPS54107264A (en) | Semiconductor device | |
JPS5481073A (en) | Sealing method for semiconductor element | |
JPS6436030A (en) | Semiconductor device | |
JPS57164571A (en) | Semiconductro integrated circuit device | |
JPS5717149A (en) | Semiconductor device | |
JPS5512766A (en) | Semiconductor device manufacturing method | |
JPS644047A (en) | Semiconductor device | |
JPS6482652A (en) | Manufacture of semiconductor device | |
JPS6450542A (en) | Semiconductor integrated circuit device |