JPS6436030A - Semiconductor device - Google Patents

Semiconductor device

Info

Publication number
JPS6436030A
JPS6436030A JP62190102A JP19010287A JPS6436030A JP S6436030 A JPS6436030 A JP S6436030A JP 62190102 A JP62190102 A JP 62190102A JP 19010287 A JP19010287 A JP 19010287A JP S6436030 A JPS6436030 A JP S6436030A
Authority
JP
Japan
Prior art keywords
insulating film
semiconductor chip
thicker
wafer
prevent
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP62190102A
Other languages
Japanese (ja)
Inventor
Seiji Goto
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
NEC Kyushu Ltd
Original Assignee
NEC Kyushu Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by NEC Kyushu Ltd filed Critical NEC Kyushu Ltd
Priority to JP62190102A priority Critical patent/JPS6436030A/en
Publication of JPS6436030A publication Critical patent/JPS6436030A/en
Pending legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/45099Material
    • H01L2224/451Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/45117Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
    • H01L2224/45124Aluminium (Al) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48245Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • H01L2224/48247Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/484Connecting portions
    • H01L2224/48463Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond
    • H01L2224/48465Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond the other connecting portion not on the bonding area being a wedge bond, i.e. ball-to-wedge, regular stitch
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/485Material
    • H01L2224/48505Material at the bonding interface
    • H01L2224/48699Principal constituent of the connecting portion of the wire connector being Aluminium (Al)
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4899Auxiliary members for wire connectors, e.g. flow-barriers, reinforcing structures, spacers, alignment aids
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01013Aluminum [Al]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01082Lead [Pb]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/1015Shape
    • H01L2924/10155Shape being other than a cuboid
    • H01L2924/10157Shape being other than a cuboid at the active surface

Abstract

PURPOSE:To prevent a short circuit with a wire by a method wherein an insulating film for surface protection use installed on a semiconductor chip is formed to be thicker at an edge part than at other parts in order to prevent a chip conductor part from being exposed even when the insulating film is damaged at the edge part. CONSTITUTION:A bonding pad 2 is constituted by one part of an aluminum wiring part formed on an upper face of a semiconductor chip 1; one end of a bonding wire 3 is connected to this pad. In addition, the other end of this bonding wire 3 is connected to one part of an external extraction lead 4 whose tip part protrudes to the outside of a package; by this setup, the bonding pad 2 is connected electrically to the lead 4. In addition, and insulating film 5 is formed to be thicker at an edge part 1a of the semiconductor chip 1 than at other parts. That is to say, when the semiconductor chip is in a state of a wafer, a recessed part 12 is formed in a part to be scribed of the wafer 11; a first insulating film 13 is formed in this recessed part 12; an insulating film 14 is formed on the film; the insulating films 13, 14 in this part are made thick.
JP62190102A 1987-07-31 1987-07-31 Semiconductor device Pending JPS6436030A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP62190102A JPS6436030A (en) 1987-07-31 1987-07-31 Semiconductor device

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP62190102A JPS6436030A (en) 1987-07-31 1987-07-31 Semiconductor device

Publications (1)

Publication Number Publication Date
JPS6436030A true JPS6436030A (en) 1989-02-07

Family

ID=16252410

Family Applications (1)

Application Number Title Priority Date Filing Date
JP62190102A Pending JPS6436030A (en) 1987-07-31 1987-07-31 Semiconductor device

Country Status (1)

Country Link
JP (1) JPS6436030A (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP1014444A1 (en) * 1999-05-14 2000-06-28 Siemens Aktiengesellschaft Integrated circuit with protection layer and fabrication method therefor
KR101018556B1 (en) * 2007-10-12 2011-03-03 가부시끼가이샤 도시바 Method for manufacturing a stacked semiconductor package, and stacked semiconductor package
WO2018063188A1 (en) * 2016-09-28 2018-04-05 Intel Corporation Compact wirebonding in stacked-chip system in package, and methods of making same

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP1014444A1 (en) * 1999-05-14 2000-06-28 Siemens Aktiengesellschaft Integrated circuit with protection layer and fabrication method therefor
KR101018556B1 (en) * 2007-10-12 2011-03-03 가부시끼가이샤 도시바 Method for manufacturing a stacked semiconductor package, and stacked semiconductor package
US7932162B2 (en) 2007-10-12 2011-04-26 Kabushiki Kaisha Toshiba Method for manufacturing a stacked semiconductor package, and stacked semiconductor package
WO2018063188A1 (en) * 2016-09-28 2018-04-05 Intel Corporation Compact wirebonding in stacked-chip system in package, and methods of making same
US10847450B2 (en) 2016-09-28 2020-11-24 Intel Corporation Compact wirebonding in stacked-chip system in package, and methods of making same

Similar Documents

Publication Publication Date Title
MY118453A (en) Method of forming an electrode structure for a semiconductor device
MY109101A (en) Thin type semiconductor device, module structure using the device and method of mounting the device on board
JPS5731166A (en) Semiconductor device
ES8601629A1 (en) Integrated circuit module and method of making same.
GB1373008A (en) Electronic components
JPS5655067A (en) Semiconductor integrated circuit device
JPS6436030A (en) Semiconductor device
JPS5721847A (en) Semiconductor device
JPS57107059A (en) Semiconductor package
JPS56148857A (en) Semiconductor device
CA2017080A1 (en) Semiconductor device package structure
JPS6473753A (en) Semiconductor integrated circuit device
JPS5559746A (en) Semiconductor device and its mounting circuit device
MY106858A (en) Resin sealing type semiconductor device in which a very small semiconductor chip is sealed in package with resin.
JPS54133877A (en) Semiconductor device
JPS5236985A (en) Method of connecting semiconductor devices etc.
JPS53110371A (en) Ceramic package type semiconductor device
GB1280610A (en) Improvements in or relating to semiconductor components
JPS5326585A (en) Production of mis semiconductor device
JPS6482656A (en) Sealing structure for hybrid integrated circuit
JPS5561044A (en) Packaging device for semiconductor integrated circuit
JPS5561045A (en) Packaging device for semiconductor integrated circuit
JPS6428830A (en) Substrate for mounting semiconductor
GB1177899A (en) Improvements in and relating to Semiconductor Devices
TW289145B (en) Method of packaging integrated circuit and device thereof