JPH0587856B2 - - Google Patents
Info
- Publication number
- JPH0587856B2 JPH0587856B2 JP58047481A JP4748183A JPH0587856B2 JP H0587856 B2 JPH0587856 B2 JP H0587856B2 JP 58047481 A JP58047481 A JP 58047481A JP 4748183 A JP4748183 A JP 4748183A JP H0587856 B2 JPH0587856 B2 JP H0587856B2
- Authority
- JP
- Japan
- Prior art keywords
- processor
- mode
- input
- program
- architecture
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F15/00—Digital computers in general; Data processing equipment in general
- G06F15/16—Combinations of two or more digital computers each having at least an arithmetic unit, a program unit and a register, e.g. for a simultaneous processing of several programs
- G06F15/177—Initialisation or configuration control
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Theoretical Computer Science (AREA)
- Software Systems (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Multi Processors (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP4748183A JPS59172059A (ja) | 1983-03-22 | 1983-03-22 | 電子計算機システム |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP4748183A JPS59172059A (ja) | 1983-03-22 | 1983-03-22 | 電子計算機システム |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS59172059A JPS59172059A (ja) | 1984-09-28 |
| JPH0587856B2 true JPH0587856B2 (cs) | 1993-12-20 |
Family
ID=12776317
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP4748183A Granted JPS59172059A (ja) | 1983-03-22 | 1983-03-22 | 電子計算機システム |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPS59172059A (cs) |
Families Citing this family (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2695773B2 (ja) * | 1986-09-25 | 1998-01-14 | 株式会社東芝 | マルチcpu制御方式 |
| GB0417069D0 (en) * | 2004-07-30 | 2004-09-01 | Hewlett Packard Development Co | Methods, apparatus and software for validating entries made on a form |
| EP1832977A3 (en) * | 2006-03-09 | 2007-10-10 | Telefonaktiebolaget LM Ericsson (publ) | Platform boot with bridge support |
Family Cites Families (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS605029B2 (ja) * | 1979-06-08 | 1985-02-07 | 三菱電機株式会社 | 多重計算機システムにおける運転管理装置 |
| JPS5717058A (en) * | 1980-07-05 | 1982-01-28 | Nec Corp | Control system of microprogram |
| JPS5719830A (en) * | 1980-07-11 | 1982-02-02 | Hitachi Ltd | Multiple connection system |
-
1983
- 1983-03-22 JP JP4748183A patent/JPS59172059A/ja active Granted
Also Published As
| Publication number | Publication date |
|---|---|
| JPS59172059A (ja) | 1984-09-28 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US7272799B2 (en) | Virtual machine system and virtual machine control method | |
| JP2650675B2 (ja) | マルチモードマイクロプロセッサにおいてプログラムを実行する方法及びオペレーティングシステム | |
| USRE40092E1 (en) | Method for quickly booting a computer system | |
| US6327653B1 (en) | Technique for easily changing operating systems of a digital computer system using at least two pushbuttons | |
| EP3125113B1 (en) | Systems and methods for initializing multiple virtual processors within a single virtual machine | |
| EP0100140B1 (en) | Data processing system and method of starting up system | |
| WO2000017750A1 (en) | Use of other processors during bios boot sequence to minimize boot time | |
| JPH11119983A (ja) | コンピュータメモリ装置のための変更可能な区画ブート記録 | |
| JPS60136833A (ja) | オペレ−テイングシステムの切替え方式 | |
| JPH0587856B2 (cs) | ||
| US7484083B1 (en) | Method, apparatus, and computer-readable medium for utilizing BIOS boot specification compliant devices within an extensible firmware interface environment | |
| JP3234850B2 (ja) | 記録再生装置の立ち上げ方法 | |
| JPS6049352B2 (ja) | デ−タ処理装置 | |
| JPH1173330A5 (cs) | ||
| JPH0264740A (ja) | マイクロプロセッサ | |
| JP2000057081A (ja) | 情報処理装置 | |
| JPS62120542A (ja) | 情報処理装置 | |
| KR100292155B1 (ko) | 작업환경전환이용이한디지탈컴퓨터시스템과그사용방법 | |
| JP2972930B2 (ja) | コンピュータシステムの最適環境設定装置 | |
| TW472190B (en) | Method for directly accessing mass storage under protection mode | |
| JPS62276634A (ja) | 仮想計算機システム | |
| JPS6115264A (ja) | モ−ド切換え制御方式 | |
| JPH02228731A (ja) | システム切替え制御方式 | |
| JPH10307649A (ja) | コンピュータシステムおよびその初期化方法 | |
| JPH023847A (ja) | ホスト連携ワークステーションセットアップ方式 |