JP6415602B2 - 機能セルのコンパクトアレイを形成するための技術 - Google Patents
機能セルのコンパクトアレイを形成するための技術 Download PDFInfo
- Publication number
- JP6415602B2 JP6415602B2 JP2016567854A JP2016567854A JP6415602B2 JP 6415602 B2 JP6415602 B2 JP 6415602B2 JP 2016567854 A JP2016567854 A JP 2016567854A JP 2016567854 A JP2016567854 A JP 2016567854A JP 6415602 B2 JP6415602 B2 JP 6415602B2
- Authority
- JP
- Japan
- Prior art keywords
- cells
- diffusion
- array
- lines
- functional
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D89/00—Aspects of integrated devices not covered by groups H10D84/00 - H10D88/00
- H10D89/10—Integrated device layouts
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F30/00—Computer-aided design [CAD]
- G06F30/30—Circuit design
- G06F30/34—Circuit design for reconfigurable circuits, e.g. field programmable gate arrays [FPGA] or programmable logic devices [PLD]
- G06F30/347—Physical level, e.g. placement or routing
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/0271—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers
- H01L21/0273—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers characterised by the treatment of photoresist layers
- H01L21/0274—Photolithographic processes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/0271—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers
- H01L21/0273—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers characterised by the treatment of photoresist layers
- H01L21/0277—Electrolithographic processes
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B10/00—Static random access memory [SRAM] devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/83—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0149—Manufacturing their interconnections or electrodes, e.g. source or drain electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/90—Masterslice integrated circuits
- H10D84/903—Masterslice integrated circuits comprising field effect technology
- H10D84/907—CMOS gate arrays
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F30/00—Computer-aided design [CAD]
- G06F30/30—Circuit design
- G06F30/34—Circuit design for reconfigurable circuits, e.g. field programmable gate arrays [FPGA] or programmable logic devices [PLD]
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F30/00—Computer-aided design [CAD]
- G06F30/30—Circuit design
- G06F30/39—Circuit design at the physical level
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/90—Masterslice integrated circuits
- H10D84/903—Masterslice integrated circuits comprising field effect technology
- H10D84/907—CMOS gate arrays
- H10D84/909—Microarchitecture
- H10D84/951—Technology used, i.e. design rules
- H10D84/953—Sub-micron technology
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/90—Masterslice integrated circuits
- H10D84/903—Masterslice integrated circuits comprising field effect technology
- H10D84/907—CMOS gate arrays
- H10D84/909—Microarchitecture
- H10D84/959—Connectability characteristics, i.e. diffusion and polysilicon geometries
- H10D84/966—Gate electrode terminals or contacts
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/90—Masterslice integrated circuits
- H10D84/903—Masterslice integrated circuits comprising field effect technology
- H10D84/907—CMOS gate arrays
- H10D84/968—Macro-architecture
- H10D84/974—Layout specifications, i.e. inner core regions
- H10D84/975—Wiring regions or routing
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Manufacturing & Machinery (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Computing Systems (AREA)
- Mathematical Physics (AREA)
- Theoretical Computer Science (AREA)
- Evolutionary Computation (AREA)
- Geometry (AREA)
- Semiconductor Memories (AREA)
- Exposure And Positioning Against Photoresist Photosensitive Materials (AREA)
- Design And Manufacture Of Integrated Circuits (AREA)
- Exposure Of Semiconductors, Excluding Electron Or Ion Beam Exposure (AREA)
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| PCT/US2014/044105 WO2015199682A1 (en) | 2014-06-25 | 2014-06-25 | Techniques for forming a compacted array of functional cells |
Publications (3)
| Publication Number | Publication Date |
|---|---|
| JP2017520786A JP2017520786A (ja) | 2017-07-27 |
| JP2017520786A5 JP2017520786A5 (enExample) | 2017-09-07 |
| JP6415602B2 true JP6415602B2 (ja) | 2018-10-31 |
Family
ID=54938598
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2016567854A Active JP6415602B2 (ja) | 2014-06-25 | 2014-06-25 | 機能セルのコンパクトアレイを形成するための技術 |
Country Status (7)
| Country | Link |
|---|---|
| US (1) | US10217732B2 (enExample) |
| EP (1) | EP3161854A4 (enExample) |
| JP (1) | JP6415602B2 (enExample) |
| KR (1) | KR20170026336A (enExample) |
| CN (1) | CN106463354B (enExample) |
| TW (1) | TWI565018B (enExample) |
| WO (1) | WO2015199682A1 (enExample) |
Families Citing this family (9)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN106463354B (zh) | 2014-06-25 | 2019-12-20 | 英特尔公司 | 用于形成功能单元的紧凑阵列的技术 |
| KR102217246B1 (ko) * | 2014-11-12 | 2021-02-18 | 삼성전자주식회사 | 집적회로 소자 및 그 제조 방법 |
| US9577639B1 (en) * | 2015-09-24 | 2017-02-21 | Qualcomm Incorporated | Source separated cell |
| US10109582B2 (en) * | 2016-04-19 | 2018-10-23 | Taiwan Semiconductor Manufacturing Company Limited | Advanced metal connection with metal cut |
| KR101958518B1 (ko) * | 2016-08-09 | 2019-03-15 | 매그나칩 반도체 유한회사 | 프로그래밍의 신뢰성이 개선된 otp 셀 |
| CN107480359B (zh) * | 2017-08-02 | 2021-04-30 | 复旦大学 | 先进纳米工艺下fpga面积建模方法 |
| US10790395B2 (en) | 2018-06-12 | 2020-09-29 | International Business Machines Corporation | finFET with improved nitride to fin spacing |
| CN110267186A (zh) * | 2019-05-27 | 2019-09-20 | 深圳市中德听力技术有限公司 | 一种具有内置纯音信号发生器的自我验配助听器 |
| CN110299356A (zh) * | 2019-07-26 | 2019-10-01 | 宁波芯浪电子科技有限公司 | 一种用于mos管的静电保护方法 |
Family Cites Families (11)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH05298394A (ja) | 1992-04-23 | 1993-11-12 | Hitachi Ltd | 自動配置方法 |
| US6911730B1 (en) | 2003-03-03 | 2005-06-28 | Xilinx, Inc. | Multi-chip module including embedded transistors within the substrate |
| US8658542B2 (en) * | 2006-03-09 | 2014-02-25 | Tela Innovations, Inc. | Coarse grid design methods and structures |
| US20090255801A1 (en) * | 2008-04-11 | 2009-10-15 | Haas Alfred M | Programmable Electrode Arrays and Methods for Manipulating and Sensing Cells and Substances Using Same |
| JP5167050B2 (ja) | 2008-09-30 | 2013-03-21 | ルネサスエレクトロニクス株式会社 | 半導体装置の製造方法およびマスクの製造方法 |
| US8631374B2 (en) * | 2011-03-30 | 2014-01-14 | Synopsys, Inc. | Cell architecture for increasing transistor size |
| JP2013149928A (ja) * | 2012-01-23 | 2013-08-01 | Canon Inc | リソグラフィー装置および物品を製造する方法 |
| JP6087506B2 (ja) * | 2012-01-31 | 2017-03-01 | キヤノン株式会社 | 描画方法及び物品の製造方法 |
| US9012287B2 (en) | 2012-11-14 | 2015-04-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Cell layout for SRAM FinFET transistors |
| US8839168B2 (en) * | 2013-01-22 | 2014-09-16 | Globalfoundries Inc. | Self-aligned double patterning via enclosure design |
| CN106463354B (zh) | 2014-06-25 | 2019-12-20 | 英特尔公司 | 用于形成功能单元的紧凑阵列的技术 |
-
2014
- 2014-06-25 CN CN201480079231.4A patent/CN106463354B/zh active Active
- 2014-06-25 US US15/124,817 patent/US10217732B2/en active Active
- 2014-06-25 KR KR1020167032597A patent/KR20170026336A/ko not_active Ceased
- 2014-06-25 WO PCT/US2014/044105 patent/WO2015199682A1/en not_active Ceased
- 2014-06-25 JP JP2016567854A patent/JP6415602B2/ja active Active
- 2014-06-25 EP EP14896073.5A patent/EP3161854A4/en not_active Withdrawn
-
2015
- 2015-05-18 TW TW104115775A patent/TWI565018B/zh active
Also Published As
| Publication number | Publication date |
|---|---|
| US20170018543A1 (en) | 2017-01-19 |
| EP3161854A4 (en) | 2018-05-30 |
| CN106463354B (zh) | 2019-12-20 |
| WO2015199682A8 (en) | 2016-03-17 |
| JP2017520786A (ja) | 2017-07-27 |
| EP3161854A1 (en) | 2017-05-03 |
| CN106463354A (zh) | 2017-02-22 |
| WO2015199682A1 (en) | 2015-12-30 |
| KR20170026336A (ko) | 2017-03-08 |
| TWI565018B (zh) | 2017-01-01 |
| TW201611223A (zh) | 2016-03-16 |
| US10217732B2 (en) | 2019-02-26 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP6415602B2 (ja) | 機能セルのコンパクトアレイを形成するための技術 | |
| US12278204B2 (en) | Pattern decomposition lithography techniques | |
| US12261057B2 (en) | Textile patterning for subtractively-patterned self-aligned interconnects, plugs, and vias | |
| KR102367996B1 (ko) | Beol(back end of line) 상호접속의 제조시의 오버레이 개선을 위한 대각선 하드마스크 | |
| US9553018B2 (en) | Self-aligned via and plug patterning with photobuckets for back end of line (BEOL) interconnects | |
| US20190025694A1 (en) | High resolution photomask or reticle and its method of fabrication | |
| TW201606997A (zh) | 形成積體被動裝置的技術 | |
| JP6465418B2 (ja) | 下層格子に対する非反射放射線リソグラフィを使用するマルチパスパターン形成 | |
| CN107004576A (zh) | 用于电子束直写(ebdw)光刻的下方吸收或传导层 | |
| WO2017111923A1 (en) | Approaches for measuring overlay, dose or focus on pre-patterned hardmask structures using scanning electron microscopy (sem) | |
| JP2017527977A (ja) | デカップリングコンデンサ及び配置 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20170620 |
|
| A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20170620 |
|
| A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20180403 |
|
| A977 | Report on retrieval |
Free format text: JAPANESE INTERMEDIATE CODE: A971007 Effective date: 20180330 |
|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20180702 |
|
| TRDD | Decision of grant or rejection written | ||
| A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20180904 |
|
| A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20181002 |
|
| R150 | Certificate of patent or registration of utility model |
Ref document number: 6415602 Country of ref document: JP Free format text: JAPANESE INTERMEDIATE CODE: R150 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |