US6911730B1 - Multi-chip module including embedded transistors within the substrate - Google Patents
Multi-chip module including embedded transistors within the substrate Download PDFInfo
- Publication number
- US6911730B1 US6911730B1 US10/379,196 US37919603A US6911730B1 US 6911730 B1 US6911730 B1 US 6911730B1 US 37919603 A US37919603 A US 37919603A US 6911730 B1 US6911730 B1 US 6911730B1
- Authority
- US
- United States
- Prior art keywords
- lands
- mcm
- coupled
- terminals
- die
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime, expires
Links
- 239000000758 substrate Substances 0.000 title claims abstract description 120
- 229910000679 solder Inorganic materials 0.000 claims abstract description 8
- 239000000872 buffer Substances 0.000 claims description 10
- 239000003990 capacitor Substances 0.000 claims description 5
- 230000000295 complement effect Effects 0.000 claims description 5
- 230000003068 static effect Effects 0.000 claims description 4
- 230000006870 function Effects 0.000 abstract description 12
- 238000013461 design Methods 0.000 abstract description 4
- 238000003491 array Methods 0.000 abstract description 3
- 230000004075 alteration Effects 0.000 abstract description 2
- 238000004519 manufacturing process Methods 0.000 description 15
- 238000000034 method Methods 0.000 description 14
- 230000007547 defect Effects 0.000 description 5
- 239000011159 matrix material Substances 0.000 description 5
- 239000002184 metal Substances 0.000 description 5
- 238000007792 addition Methods 0.000 description 2
- 230000003139 buffering effect Effects 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 239000000047 product Substances 0.000 description 2
- 229910021417 amorphous silicon Inorganic materials 0.000 description 1
- 230000008901 benefit Effects 0.000 description 1
- 239000000919 ceramic Substances 0.000 description 1
- 229910010293 ceramic material Inorganic materials 0.000 description 1
- 238000007796 conventional method Methods 0.000 description 1
- 230000008878 coupling Effects 0.000 description 1
- 238000010168 coupling process Methods 0.000 description 1
- 238000005859 coupling reaction Methods 0.000 description 1
- 239000003989 dielectric material Substances 0.000 description 1
- 239000012467 final product Substances 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 230000002427 irreversible effect Effects 0.000 description 1
- 239000000463 material Substances 0.000 description 1
- 230000008450 motivation Effects 0.000 description 1
- 238000012545 processing Methods 0.000 description 1
- 238000004549 pulsed laser deposition Methods 0.000 description 1
- 239000004065 semiconductor Substances 0.000 description 1
- 239000010409 thin film Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5382—Adaptable interconnections, e.g. for engineering changes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/10—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration
- H01L27/105—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration including field-effect components
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/10—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration
- H01L27/118—Masterslice integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/10—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration
- H01L27/118—Masterslice integrated circuits
- H01L27/11803—Masterslice integrated circuits using field effect technology
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/1517—Multilayer substrate
- H01L2924/15192—Resurf arrangement of the internal vias
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B10/00—Static random access memory [SRAM] devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B20/00—Read-only memory [ROM] devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B69/00—Erasable-and-programmable ROM [EPROM] devices not provided for in groups H10B41/00 - H10B63/00, e.g. ultraviolet erasable-and-programmable ROM [UVEPROM] devices
Definitions
- the invention relates to Multi-Chip Modules (MCMs). More particularly, the invention relates to an MCM that utilizes transistors embedded in an active substrate to provide various desirable functions, optionally including programmable functions.
- MCMs Multi-Chip Modules
- MCM multi-chip module
- An MCM includes a substrate, commonly made of a ceramic material, on which are mounted two or more dice, flipped so that the input/output (I/O) pads of the die can be coupled to lands on the substrate.
- the combined substrate and dice are then packaged in a fashion similar to that used to package single ICs.
- FIG. 1 shows a side view of an MCM that includes a substrate 101 and two IC dice 102 , 103 .
- Solder bumps 104 couple the die I/O pads to the substrate 101 via substrate lands 105 .
- Substrate 101 includes metallic interconnect lines (not shown in FIG. 1 ) that interconnect some of the lands 105 according to a predetermined pattern, thus coupling the I/O pads of the dice to each other. Others of the substrate lands are coupled to package pins of the MCM package using well-known techniques such as wire bonding via wires 106 , 107 .
- FIG. 2 shows a cutaway view of substrate 101 of FIG. 1 and its associated lands.
- Substrate 101 is a layered construct manufactured using techniques similar to those used to manufacture printed circuit boards (PCBs).
- Layers of dielectric material 208 (shown cross-hatched in FIG. 1 ) isolate metallic traces 209 from each other.
- Conductive vias 210 perpendicular to the surface of the substrate interconnect the lands 105 with the conductive traces 209 .
- the desired interconnections are implemented among the die I/O pads and between the die I/O pads and the MCM package pins.
- land 105 a is coupled through a bonding wire 106 to a package pin, and also coupled through via 210 a , trace 209 a , and via 210 b to land 105 b .
- the interconnections between the various die I/O pads are fixed and cannot be changed without retooling and manufacturing a new substrate 101 .
- a type of programmability has been provided by “programming” the substrate using wire bonding, or by cutting traces and using jumpers to make the new connections.
- Another known method of providing flexibility is to use a dual-sided substrate that carries multiple prepackaged PLDs on a top side and a field programmable interconnect (FPIC) die on a bottom side.
- FPIC field programmable interconnect
- junctions be provided between metal traces, the junctions comprising amorphous silicon antifuses that are normally insulators, but are selectively programmable after the substrate is manufactured by applying a voltage pulse across the antifuse to render it conductive.
- the drawback to this technique is that the programming of the substrate is irreversible.
- MCMs While some degree of flexibility is provided by these techniques, known MCMs either lack the ability to alter the interconnect pattern after programming, or require additional dice to provide the programming capability. Therefore, it is desirable to provide an MCM that offers a heightened degree of flexibility without requiring that additional die be added to the MCM.
- MCM substrates when known MCM substrates are used, all electrical functions are performed within the IC dice mounted to the MCM substrate. For example, as MCMs increase in size, the MCM can become large enough to make buffering of signals on long traces a desirable feature. Using known MCM substrates, any such buffers are implemented either within one of the dice already included in the MCM or by adding another die to perform the buffering function. Therefore, it is desirable to provide an MCM substrate that can perform common electrical functions without using these resources.
- the invention provides multi-chip modules (MCMs) that utilize transistors embedded in an active substrate to provide various desirable functions, optionally including programmable functions.
- MCM substrate including embedded transistors is referred to herein as an “active” substrate.
- the MCM includes an active substrate having a field-programmable universal structure.
- the active substrate includes a regular grid pattern of lands separated by a programmable interconnect structure.
- the regular pattern of lands on the surface of the substrate permits the use of a single programmable active substrate to mount dice of various sizes by means of terminals positioned to correspond to the land grid on the active substrate.
- the re-programmable nature of the interconnections within the substrate provides for the initial interconnections of the variously-sized dice as well as providing for later alterations in the MCM design.
- the programmable interconnect structure is similar to those used in Field Programmable Gate Arrays (FPGAs).
- interconnections within the programmable interconnect structure are controlled by values stored in configuration memory cells.
- the configuration memory cells can be configured, for example, from a programmable read only memory (PROM) die mounted on the active substrate. The configuration can be performed, for example, using known techniques currently used for configuring FPGAs.
- the programmable interconnect structure is similar to the interconnect structures included in Complex Programmable Logic Devices (CPLDs). In these embodiments, interconnections within the programmable interconnect structure are controlled by values stored in EEPROM memory cells.
- the MCM includes an active substrate customized to the particular MCM design.
- the active substrate includes lands, interconnect lines, and active areas including transistors embedded within the substrate.
- the transistors are custom-designed to provide the desired functionality.
- the interconnect lines are coupled between and among the lands and the transistors, and are custom-designed to provide the desired interconnections therebetween.
- the MCM includes an active substrate having a mask-programmable universal structure.
- the active substrate includes a regular grid pattern of lands separated by a mask-programmable interconnect structure similar to those commonly used in Application Specific Integrated Circuits (ASICs).
- ASICs Application Specific Integrated Circuits
- Also included in the substrate is a regular pattern of transistors implementing a desired logic function, e.g., buffers. Using mask programming, these transistors are accessible to interconnect lines within the interconnect structure.
- an MCM includes an active substrate having a plurality of lands disposed on a first surface, and two integrated circuit (IC) dice.
- a first subset of the lands are “external lands”, i.e., lands designated to receive and/or provide signals external to the MCM, while a second subset of the lands are directly coupled to terminals of the IC dice.
- the active substrate includes a programmable interconnect structure comprising a plurality of interconnect lines and a plurality of programmable interconnect points (PIPS) coupled to the interconnect lines.
- PIPS programmable interconnect points
- a plurality of the interconnect lines are programmably connectable to the lands through a plurality of the PIPs.
- the active substrate also includes configuration memory cells, each configuration memory cell being coupled to one of the PIPS.
- an MCM includes an active substrate having a plurality of lands disposed on a first surface, and two IC dice. A first subset of the lands are external lands, while a second subset of the lands are directly coupled to terminals of the IC dice.
- the active substrate includes an interconnect structure coupled to at least a portion of the lands and comprising a plurality of fixed interconnect lines.
- the active substrate also includes a plurality of active areas coupled to the interconnect structure and including transistors embedded within the active substrate.
- an MCM includes a mask-programmable active substrate having a plurality of lands disposed on a first surface, and two IC dice. A first subset of the lands are external lands, while a second subset of the lands are directly coupled to terminals of the IC dice.
- the active substrate includes a mask-programmable interconnect structure coupled to at least a portion of the lands and comprising a plurality of mask-programmed interconnect lines.
- the active substrate also includes a plurality of active areas distributed in a second regular grid pattern corresponding to the first regular grid pattern, each active area including similar transistors embedded within the active substrate, at least one of the active areas being mask-programmably coupled to the interconnect structure.
- FIG. 1 is a side view of a known multi-chip module (MCM) including two IC dice mounted on an MCM substrate.
- MCM multi-chip module
- FIG. 2 is a cutaway view of the MCM of FIG. 1 .
- FIG. 3 is a perspective view of an MCM including an active substrate with a programmable interconnect structure, according to an embodiment of the invention.
- FIG. 4 shows the surface of an active substrate having a programmable interconnect structure according to an embodiment of the invention.
- FIG. 5 shows a multiplexer structure that can be used with the embodiment of FIG. 4 .
- FIG. 6 shows a first exemplary programmable interconnect point (PIP) that can be used with the embodiment of FIG. 4 .
- PIP programmable interconnect point
- FIG. 7 shows a second exemplary PIP that can be used with the embodiment of FIG. 4 .
- FIG. 8 illustrates an active MCM substrate with a fixed interconnect structure, according to an embodiment of the invention.
- FIG. 9 illustrates an active MCM substrate with a mask-programmable interconnect structure, according to an embodiment of the invention.
- FIG. 3 provides a perspective view of an MCM including an active substrate with a programmable interconnect structure, according to one embodiment of the invention.
- the MCM of FIG. 3 includes an active substrate 301 , of which only the top surface is shown.
- the active substrate includes a large number of lands 305 arranged in a regular grid pattern. Although a rectangular grid is shown in FIG. 3 , many other regular patterns can be used, e.g., diamond-shaped, hexagonal, or octagonal grids.
- the purpose of the regular grid pattern is to permit IC die of various footprints to be placed onto the land grid.
- IC dice are used that have terminals (e.g., solder bumps) arranged in a regular pattern that matches the pattern of the lands on the substrate. If necessary, an existing IC die can be converted to the desired regular pattern using additional processing steps, using techniques that are well known in the relevant arts (e.g., adding solder bumps).
- terminals e.g., solder bumps
- programmable interconnect structure 321 Interspersed with the lands 305 is a programmable interconnect structure 321 .
- programmable interconnect structure 321 includes programmable interconnections with the lands 305 .
- programmable interconnect structure 321 can be used to make interconnections between the lands 305 .
- a subset of the lands are bonded using conventional techniques (e.g., using wires 306 ) to package pins of the MCM package (not shown). Because the substrate is active, it includes transistors that function using power and ground. Thus, some of the lands are coupled to MCM package pins that provide power and ground to the active substrate.
- Dice 311 - 314 can be mounted on the active surface using flip-chip techniques, for example, which are well known in the art of MCM manufacture.
- IC terminals 304 Disposed on the bottom surface of dice 311 - 314 are IC terminals 304 arranged in the same regular pattern as the lands 305 on the surface of the substrate 301 . Because the patterns of the lands and the IC terminals are the same, the IC dice can be mounted virtually anywhere on the substrate surface, and dice of different sizes can be mounted on the same substrate without customizing the substrate to accommodate the different dice. In other embodiments, the patterns of the lands and the IC terminals are not the same.
- the substrate can include more lands than are required to make contact with each of the IC terminals.
- the IC dice 311 - 314 also need access to power and ground, which is preferably provided without traversing any of the PIPs.
- some of the lands 305 are power and ground lands that are coupled to power and ground through fixed interconnect lines included in active substrate 301 .
- the power and ground lands provide the power and ground to power and ground terminals of the IC dice.
- Some embodiments use the active areas of the MCM substrate to provide programmable voltage regulators for at least some of the power lands. These programmable voltage regulators are coupled to the power supply (or supplies), and can provide various voltage levels to die designed to function at those levels.
- Some embodiments provide decoupling capacitors between the power supply (or supplies) and ground.
- the MCM includes a capacitor device (not shown) mounted on the substrate and coupled between the power and ground lands of the substrate.
- the IC terminals are implemented as solder bumps, the manufacture and use of which are well known in the art.
- other implementations can be used.
- U.S. Pat. No. 6,271,059 B1 Bertin et al. describe the manufacture and use of stub terminals in providing interconnections between an IC and a substrate.
- Tonti et al. describe the manufacture of protrusions and recesses of complementary shapes, and similar techniques could be used to provide lands and terminals of complementary shapes.
- dice 311 and 313 include a 3 ⁇ 4 array of terminals on the lower surface
- dice 312 and 314 each include a 3 ⁇ 3 array.
- actual dice typically include much larger numbers of terminals, it is clear that the use of a regular grid pattern of lands 305 on substrate 301 enables the mounting on the substrate 301 of dice 311 - 314 having different footprints.
- FIG. 4 illustrates an active substrate according to one embodiment of the invention, in which the programmable interconnect structure is similar to those used in Field Programmable Gate Arrays (FPGAs). Only a portion of the substrate surface is illustrated.
- the programmable interconnect structure includes blocks of embedded logic 431 interspersed among the lands 405 .
- Embedded logic blocks 431 are programmably coupled to each other and to the lands through programmable interconnect points (PIPs) 433 .
- PIPs programmable interconnect points
- the logic within each embedded logic block 431 a - 431 p is the same. In other embodiments, the logic differs between the different logic blocks.
- a simple ceramic substrate layered with metal is not sufficient. Instead, the substrate is preferably manufactured using techniques and materials similar to those used in manufacturing integrated circuits. To provide structural strength, however, an additional substrate can be used to support the active semiconductor substrate.
- FIG. 4 shows a group of eight PIPs that together form a multiplexer (MUX) 432 .
- MUX multiplexer
- FIG. 5 shows an encoded 8-to-1 multiplexer 432 x controlled by three memory cells 534 that can be used as MUX 432 .
- any MUX implementation can be used.
- an equivalent non-encoded multiplexer would be controlled by eight memory cells.
- the provision of eight input signals to the multiplexer is merely illustrative, and there may be many more (or fewer) than eight input signals.
- embedded logic blocks 431 can include, for example, programmable switch matrices similar to those included in FPGAs.
- FIG. 6 illustrates a programmable switch matrix 431 x that can be used to implement embedded logic 431 a - 431 p .
- a diamond-shaped object placed at the intersection of two interconnect lines indicates the presence of a switch between the two lines.
- the switch can be implemented, for example, in a fashion similar to switch 651 shown in FIG. 6 .
- Switch 651 has four terminals, and includes a pass transistor C 1 -C 6 between each pair of the terminals. Each pass transistor C 1 -C 6 is controlled by a memory cell M 1 -M 6 .
- Switch 651 can also be used to implement multiplexer 432 in FIG. 4 .
- FIG. 7 shows another switch 751 that can be used in switch matrix 431 x .
- Switch 751 is similar to switch 651 , but the pass transistors are replaced by tristate buffers TB 1 -TB 12 controlled by memory cells M 1 -M 12 .
- switch matrix 431 x includes one horizontal line and one vertical line that bypass the switches 751 to provide faster interconnect lines between non-adjacent switch matrices where these lines connect to switches. In the switch matrices where these lines do connect, other interconnect lines bypass the switch matrix.
- many other implementations of switch matrix 431 x are possible.
- embedded logic blocks 431 can include level shifters, which allows the MCM to include IC dice operating at different power high (VDD) levels.
- configuration data is loaded into the configuration memory cells to render the interconnections in the substrate operational.
- This capability can be added to the MCM in various ways.
- the active substrate includes configuration logic similar to that used in FPGAs.
- configuration logic can be used that is similar to that included in the FPGAs available from Xilinx, Inc.
- Exemplary FPGA configuration is described in pages 6-45 through 6-68 of the Xilinx 1999 Data Book entitled “The Programmable Logic Data Book 1999” (hereinafter referred to as “the Xilinx 1999 Data Book”), published March, 1999, and available from Xilinx, Inc., 2100 Logic Drive, San Jose, Calif. 95124, which pages are incorporated herein by reference. (Xilinx, Inc., owner of the copyright, has no objection to copying these and other pages referenced herein but otherwise reserves all copyright rights whatsoever.)
- the configuration logic is non-programmably coupled to the static RAM cells.
- a programmable read only memory (PROM) die is coupled to the substrate through a set of lands that are non-programmably connected to the configuration logic.
- the PROM die stores the configuration data for the programmable interconnect structure.
- the configuration memory cells are EPROM cells similar, for example, to those used in Complex Programmable Logic Devices (CPLDs).
- the active substrate includes configuration logic similar to that included in CPLDs such as those available from Xilinx, Inc. Exemplary CPLD configuration is described in pages 5-16 and 5-17 of the Xilinx 1999 Data Book, which pages are incorporated herein by reference.
- the configuration memory cells are configured by a device not included in the MCM.
- the configuration data and configuration control signals can be provided by a source (e.g., a microprocessor) external to the MCM.
- FIG. 8 illustrates an active substrate according another embodiment of the invention, where the active substrate of the MCM is not programmable.
- the pictured substrate includes active areas 870 and lands 805 , which are interconnected by a non-programmable interconnect structure. In some embodiments (not shown), the active areas and the interconnect structure overlap. At least some of the active areas include transistors embedded within the active substrate. In the embodiment of FIG. 8 , some of the active areas include buffers 871 - 873 . Because the substrate is “full-custom”, i.e., designed specifically for each MCM design, the buffers can be added only where they are known to be required.
- FIG. 9 illustrates an active substrate according to yet another embodiment, where the active substrate is mask-programmable.
- each active area includes the same logic.
- the surface of the active substrate includes a regular array of lands interspersed with a regular array of active areas including transistors, in a fashion similar to an Application Specific Integrated Circuit (ASIC), or gate array.
- ASIC Application Specific Integrated Circuit
- one or more metal layers are applied to the surface of the active substrate. Where the logic gates are needed, the metal layers are laid down to make contact with the input and output terminals of the logic gates, e.g., buffers 971 - 973 in FIG. 9 . Where the logic gates are not needed, the metal layers are laid down to avoid contact with the input and output terminals of the logic gates, e.g., buffer 970 .
- interconnect features on the active substrate e.g., transistors
- the active substrate e.g., transistors
- Larger feature sizes can significantly improve the yield and thus reduce the cost of a product, because a small defect does not necessarily incapacitate a large transistor.
- the lithographic techniques used for thin film transistor displays can be used to manufacture these larger transistors over the required area of the active substrate.
Landscapes
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Design And Manufacture Of Integrated Circuits (AREA)
Abstract
The invention provides multi-chip modules (MCMs) that utilize transistors embedded in an active substrate to provide various desirable functions, optionally including programmable functions. In some embodiments, the MCM includes an active substrate having a field-programmable universal structure. The active substrate includes a regular grid pattern of lands separated by a programmable interconnect structure similar to those used in field programmable gate arrays (FPGAs). Interconnections within the programmable interconnect structure are controlled by values stored in configuration memory cells. The regular pattern of lands on the surface of the substrate permits the use of a single programmable active substrate to mount die of various sizes by means of solder bumps positioned to correspond to the land grid on the active substrate. The re-programmable nature of the interconnections within the substrate provide for the initial interconnections of the variously-sized die as well as providing for later alterations in the MCM design.
Description
The invention relates to Multi-Chip Modules (MCMs). More particularly, the invention relates to an MCM that utilizes transistors embedded in an active substrate to provide various desirable functions, optionally including programmable functions.
There is strong market pressure to reduce the cost of integrated circuits (ICs). These cost considerations are causing IC manufacturers to use smaller feature sizes within the ICs, which permits a greater density of features on the die. As a result, the likelihood is increasing that a given manufacturing defect will impinge on one of these features and produce a malfunctioning IC.
At the same time, there is strong motivation to provide ever more functionality, and thus to include larger and larger numbers of transistors in an IC, resulting in a larger die. All else being equal, the likelihood of a manufacturing defect occurring on a die increases rapidly as the die area increases. Thus, a larger die size means a much greater probability of a manufacturing defect affecting each die.
One well-known method of addressing these limitations is to manufacture several smaller dice and incorporate them together into a single packaged product known as a “multi-chip module”, or MCM. Because several smaller dice are used, each die has a much lower probability of including a manufacturing defect. Further, each die can be at least minimally tested prior to inclusion in the MCM, which further increases the final product yield. Using an MCM also allows the combination of several die from different sources.
An MCM includes a substrate, commonly made of a ceramic material, on which are mounted two or more dice, flipped so that the input/output (I/O) pads of the die can be coupled to lands on the substrate. The combined substrate and dice are then packaged in a fashion similar to that used to package single ICs.
By laying out the conductive traces in a predetermined fashion, the desired interconnections are implemented among the die I/O pads and between the die I/O pads and the MCM package pins. For example, in the MCM substrate 101 shown in FIGS. 1 and 2 , land 105 a is coupled through a bonding wire 106 to a package pin, and also coupled through via 210 a, trace 209 a, and via 210 b to land 105 b. Note that, as in a PCB layout, the interconnections between the various die I/O pads are fixed and cannot be changed without retooling and manufacturing a new substrate 101.
This inflexibility has been addressed in various ways. For example, a type of programmability has been provided by “programming” the substrate using wire bonding, or by cutting traces and using jumpers to make the new connections. Another known method of providing flexibility is to use a dual-sided substrate that carries multiple prepackaged PLDs on a top side and a field programmable interconnect (FPIC) die on a bottom side. Thus, programmable connections are provided within the FPIC die, and not by the substrate itself.
It has also been proposed that programmable junctions be provided between metal traces, the junctions comprising amorphous silicon antifuses that are normally insulators, but are selectively programmable after the substrate is manufactured by applying a voltage pulse across the antifuse to render it conductive. The drawback to this technique is that the programming of the substrate is irreversible.
While some degree of flexibility is provided by these techniques, known MCMs either lack the ability to alter the interconnect pattern after programming, or require additional dice to provide the programming capability. Therefore, it is desirable to provide an MCM that offers a heightened degree of flexibility without requiring that additional die be added to the MCM.
Further, when known MCM substrates are used, all electrical functions are performed within the IC dice mounted to the MCM substrate. For example, as MCMs increase in size, the MCM can become large enough to make buffering of signals on long traces a desirable feature. Using known MCM substrates, any such buffers are implemented either within one of the dice already included in the MCM or by adding another die to perform the buffering function. Therefore, it is desirable to provide an MCM substrate that can perform common electrical functions without using these resources.
The invention provides multi-chip modules (MCMs) that utilize transistors embedded in an active substrate to provide various desirable functions, optionally including programmable functions. An MCM substrate including embedded transistors is referred to herein as an “active” substrate.
In some embodiments, the MCM includes an active substrate having a field-programmable universal structure. In these embodiments, the active substrate includes a regular grid pattern of lands separated by a programmable interconnect structure. The regular pattern of lands on the surface of the substrate permits the use of a single programmable active substrate to mount dice of various sizes by means of terminals positioned to correspond to the land grid on the active substrate. The re-programmable nature of the interconnections within the substrate provides for the initial interconnections of the variously-sized dice as well as providing for later alterations in the MCM design.
In some embodiments, the programmable interconnect structure is similar to those used in Field Programmable Gate Arrays (FPGAs). In these embodiments, interconnections within the programmable interconnect structure are controlled by values stored in configuration memory cells. The configuration memory cells can be configured, for example, from a programmable read only memory (PROM) die mounted on the active substrate. The configuration can be performed, for example, using known techniques currently used for configuring FPGAs. In other embodiments, the programmable interconnect structure is similar to the interconnect structures included in Complex Programmable Logic Devices (CPLDs). In these embodiments, interconnections within the programmable interconnect structure are controlled by values stored in EEPROM memory cells.
In other embodiments, the MCM includes an active substrate customized to the particular MCM design. In these embodiments, the active substrate includes lands, interconnect lines, and active areas including transistors embedded within the substrate. The transistors are custom-designed to provide the desired functionality. The interconnect lines are coupled between and among the lands and the transistors, and are custom-designed to provide the desired interconnections therebetween.
In yet other embodiments, the MCM includes an active substrate having a mask-programmable universal structure. In these embodiments, the active substrate includes a regular grid pattern of lands separated by a mask-programmable interconnect structure similar to those commonly used in Application Specific Integrated Circuits (ASICs). Also included in the substrate is a regular pattern of transistors implementing a desired logic function, e.g., buffers. Using mask programming, these transistors are accessible to interconnect lines within the interconnect structure.
According to a first aspect of the invention, an MCM includes an active substrate having a plurality of lands disposed on a first surface, and two integrated circuit (IC) dice. A first subset of the lands are “external lands”, i.e., lands designated to receive and/or provide signals external to the MCM, while a second subset of the lands are directly coupled to terminals of the IC dice. The active substrate includes a programmable interconnect structure comprising a plurality of interconnect lines and a plurality of programmable interconnect points (PIPS) coupled to the interconnect lines. A plurality of the interconnect lines are programmably connectable to the lands through a plurality of the PIPs. The active substrate also includes configuration memory cells, each configuration memory cell being coupled to one of the PIPS.
According to a second aspect of the invention, an MCM includes an active substrate having a plurality of lands disposed on a first surface, and two IC dice. A first subset of the lands are external lands, while a second subset of the lands are directly coupled to terminals of the IC dice. The active substrate includes an interconnect structure coupled to at least a portion of the lands and comprising a plurality of fixed interconnect lines. The active substrate also includes a plurality of active areas coupled to the interconnect structure and including transistors embedded within the active substrate.
According to a third aspect of the invention, an MCM includes a mask-programmable active substrate having a plurality of lands disposed on a first surface, and two IC dice. A first subset of the lands are external lands, while a second subset of the lands are directly coupled to terminals of the IC dice. The active substrate includes a mask-programmable interconnect structure coupled to at least a portion of the lands and comprising a plurality of mask-programmed interconnect lines. The active substrate also includes a plurality of active areas distributed in a second regular grid pattern corresponding to the first regular grid pattern, each active area including similar transistors embedded within the active substrate, at least one of the active areas being mask-programmably coupled to the interconnect structure.
The present invention is illustrated by way of example, and not by way of limitation, in the following figures.
In the following description, numerous specific details are set forth to provide a more thorough understanding of the present invention. However, it will be apparent to one skilled in the art that the present invention can be practiced without these specific details.
Interspersed with the lands 305 is a programmable interconnect structure 321. As is later shown and described in connection with FIGS. 4-7 , for example, programmable interconnect structure 321 includes programmable interconnections with the lands 305. Thus, programmable interconnect structure 321 can be used to make interconnections between the lands 305.
A subset of the lands are bonded using conventional techniques (e.g., using wires 306) to package pins of the MCM package (not shown). Because the substrate is active, it includes transistors that function using power and ground. Thus, some of the lands are coupled to MCM package pins that provide power and ground to the active substrate.
Mounted on the surface of the active substrate 301 are dice 311-314. Dice 311-314 can be mounted on the active surface using flip-chip techniques, for example, which are well known in the art of MCM manufacture. Disposed on the bottom surface of dice 311-314 are IC terminals 304 arranged in the same regular pattern as the lands 305 on the surface of the substrate 301. Because the patterns of the lands and the IC terminals are the same, the IC dice can be mounted virtually anywhere on the substrate surface, and dice of different sizes can be mounted on the same substrate without customizing the substrate to accommodate the different dice. In other embodiments, the patterns of the lands and the IC terminals are not the same. For example, the substrate can include more lands than are required to make contact with each of the IC terminals.
The IC dice 311-314 also need access to power and ground, which is preferably provided without traversing any of the PIPs. Thus, some of the lands 305 are power and ground lands that are coupled to power and ground through fixed interconnect lines included in active substrate 301. The power and ground lands provide the power and ground to power and ground terminals of the IC dice.
Some embodiments use the active areas of the MCM substrate to provide programmable voltage regulators for at least some of the power lands. These programmable voltage regulators are coupled to the power supply (or supplies), and can provide various voltage levels to die designed to function at those levels.
Some embodiments provide decoupling capacitors between the power supply (or supplies) and ground. In some embodiments, the MCM includes a capacitor device (not shown) mounted on the substrate and coupled between the power and ground lands of the substrate.
In the embodiment of FIG. 3 , the IC terminals are implemented as solder bumps, the manufacture and use of which are well known in the art. However, other implementations can be used. For example, in U.S. Pat. No. 6,271,059 B1, Bertin et al. describe the manufacture and use of stub terminals in providing interconnections between an IC and a substrate. In U.S. Pat. No. 6,114,221, Tonti et al. describe the manufacture of protrusions and recesses of complementary shapes, and similar techniques could be used to provide lands and terminals of complementary shapes. These two patents are hereby incorporated herein by reference. Either of these methods, or many other methods, both known and yet to be invented, can be used to manufacture the lands and terminals of the invention.
Note that in the embodiment of FIG. 3 , the dice are not all of the same shape and size. For example, dice 311 and 313 include a 3×4 array of terminals on the lower surface, while dice 312 and 314 each include a 3×3 array. While actual dice typically include much larger numbers of terminals, it is clear that the use of a regular grid pattern of lands 305 on substrate 301 enables the mounting on the substrate 301 of dice 311-314 having different footprints.
Clearly, to manufacture the logic in embedded logic blocks 431, a simple ceramic substrate layered with metal (see FIG. 2 ) is not sufficient. Instead, the substrate is preferably manufactured using techniques and materials similar to those used in manufacturing integrated circuits. To provide structural strength, however, an additional substrate can be used to support the active semiconductor substrate.
Returning now to FIG. 4 , embedded logic blocks 431 can include, for example, programmable switch matrices similar to those included in FPGAs. For example, FIG. 6 illustrates a programmable switch matrix 431 x that can be used to implement embedded logic 431 a-431 p. In FIG. 6 , a diamond-shaped object placed at the intersection of two interconnect lines indicates the presence of a switch between the two lines. The switch can be implemented, for example, in a fashion similar to switch 651 shown in FIG. 6. Switch 651 has four terminals, and includes a pass transistor C1-C6 between each pair of the terminals. Each pass transistor C1-C6 is controlled by a memory cell M1-M6. Switch 651 can also be used to implement multiplexer 432 in FIG. 4.
Further, many types of circuits other than switch matrices can be used to implement embedded logic blocks 431. For example, embedded logic blocks 431 can include level shifters, which allows the MCM to include IC dice operating at different power high (VDD) levels.
As previously described, configuration data is loaded into the configuration memory cells to render the interconnections in the substrate operational. This capability can be added to the MCM in various ways.
For example, in some embodiments where the configuration memory cells are static RAM cells, the active substrate includes configuration logic similar to that used in FPGAs. For example, configuration logic can be used that is similar to that included in the FPGAs available from Xilinx, Inc. Exemplary FPGA configuration is described in pages 6-45 through 6-68 of the Xilinx 1999 Data Book entitled “The Programmable Logic Data Book 1999” (hereinafter referred to as “the Xilinx 1999 Data Book”), published March, 1999, and available from Xilinx, Inc., 2100 Logic Drive, San Jose, Calif. 95124, which pages are incorporated herein by reference. (Xilinx, Inc., owner of the copyright, has no objection to copying these and other pages referenced herein but otherwise reserves all copyright rights whatsoever.)
The configuration logic is non-programmably coupled to the static RAM cells. In some embodiments, a programmable read only memory (PROM) die is coupled to the substrate through a set of lands that are non-programmably connected to the configuration logic. The PROM die stores the configuration data for the programmable interconnect structure.
In some embodiments, the configuration memory cells are EPROM cells similar, for example, to those used in Complex Programmable Logic Devices (CPLDs). In some such embodiments, the active substrate includes configuration logic similar to that included in CPLDs such as those available from Xilinx, Inc. Exemplary CPLD configuration is described in pages 5-16 and 5-17 of the Xilinx 1999 Data Book, which pages are incorporated herein by reference.
In other embodiments, the configuration memory cells (however implemented) are configured by a device not included in the MCM. For example, the configuration data and configuration control signals can be provided by a source (e.g., a microprocessor) external to the MCM.
An advantage of the invention that has not yet been described is the fact that interconnect features on the active substrate (e.g., transistors) can be implemented using larger features sizes than are conventionally used in integrated circuits. Larger feature sizes can significantly improve the yield and thus reduce the cost of a product, because a small defect does not necessarily incapacitate a large transistor. The lithographic techniques used for thin film transistor displays can be used to manufacture these larger transistors over the required area of the active substrate.
Those having skill in the relevant arts of the invention will now perceive various modifications and additions that can be made as a result of the disclosure herein. Accordingly, all such modifications and additions are deemed to be within the scope of the invention, which is to be limited only by the appended claims and their equivalents.
Claims (33)
1. A multi-chip module (MCM), comprising:
an active substrate comprising:
a plurality of lands disposed upon a first surface thereof, a first subset of the lands being external lands,
a programmable interconnect structure comprising a plurality of interconnect lines and a plurality of programmable interconnect points (PIPs) coupled to the interconnect lines, a plurality of the interconnect lines being programmably connectable to the lands through a plurality of the PIPS, and
a plurality of configuration memory cells, each configuration memory cell being coupled to one of the PIPs;
a first integrated circuit (IC) die having a plurality of IC terminals disposed upon a first surface thereof, the IC terminals of the first IC die being directly coupled to a second subset of the lands; and
a second IC die having a plurality of IC terminals disposed upon a first surface thereof, the IC terminals of the second IC die being directly coupled to a third subset of the lands.
2. The MCM of claim 1 , wherein the plurality of lands are arranged in a regular grid pattern.
3. The MCM of claim 2 , wherein the first and second IC dice have different footprints.
4. The MCM of claim 1 , wherein the configuration memory cells comprise static RAM cells and the substrate further comprises configuration logic non-programmably coupled to the static RAM cells.
5. The MCM of claim 4 , wherein one of the first and second IC dice comprises a programmable read only memory (PROM) die having a plurality of PROM terminals non-programmably coupled to the configuration logic through the third subset of the lands, the PROM die comprising configuration data for the programmable interconnect structure.
6. The MCM of claim 1 , wherein the configuration memory cells comprise EPROM-based cells.
7. The MCM of claim 1 , wherein at least one of the PIPs is buffered.
8. The MCM of claim 1 , wherein the IC terminals of the first and second IC dice comprise one of a group of terminal types including solder bumps and stub terminals.
9. The MCM of claim 1 , wherein the lands and the IC terminals of the first and second IC dice comprise protrusions and recesses of complementary shapes.
10. The MCM of claim 1 , wherein:
the IC terminals of the first and second IC dice each include a power terminal and a ground terminal; and
the active substrate further comprises a power land directly coupled to each of the power terminals, a first fixed interconnect line coupled between the power land and a first selected one of the external lands, a ground land directly coupled to each of the ground terminals, and a second fixed interconnect line coupled between the ground land and a second selected one of the external lands.
11. The MCM of claim 10 , wherein:
the active substrate further comprises an additional power land coupled to the first fixed interconnect line and an additional ground land coupled to the second fixed interconnect line; and
the MCM further comprises a capacitor device coupled between the additional power land and the additional ground land.
12. The MCM of claim 1 , wherein:
the IC terminals of the first IC die include a power terminal; and
the active substrate further comprises a programmable voltage regulator coupled to the power terminal of the first IC die.
13. The MCM of claim 1 , further comprising a package having a plurality of package pins, and wherein the first subset of the lands are coupled to selected ones of the package pins.
14. A multi-chip module (MCM), comprising:
an active substrate comprising:
a plurality of lands disposed upon a first surface thereof, a first subset of the lands being external lands,
an interconnect structure coupled to at least a portion of the lands and comprising a plurality of fixed interconnect lines, and
a plurality of active areas including transistors embedded within the active substrate, the active areas being coupled to the interconnect structure;
a first integrated circuit (IC) die having a plurality of IC terminals disposed upon a first surface thereof, the IC terminals being directly coupled to a second subset of the lands; and
a second IC die having a plurality of IC terminals disposed upon a first surface thereof, the IC terminals being directly coupled to a third subset of the lands.
15. The MCM of claim 14 , wherein the plurality of lands are arranged in a regular grid pattern.
16. The MCM of claim 15 , wherein the first and second IC dice have different footprints.
17. The MCM of claim 14 , wherein at least one of the active areas comprises buffers, each buffer being coupled between two of the interconnect lines.
18. The MCM of claim 14 , wherein the IC terminals of the first and second IC dice comprise one of a group of terminal types including solder bumps and stub terminals.
19. The MCM of claim 14 , wherein the lands and the IC terminals of the first and second IC dice comprise protrusions and recesses of complementary shapes.
20. The MCM of claim 14 , wherein:
the IC terminals of the first and second IC dice each include a power terminal and a ground terminal; and
the active substrate further comprises a power land directly coupled to each of the power terminals, a first fixed interconnect line coupled between the power land and a first selected one of the external lands, a ground land directly coupled to each of the ground terminals, and a second fixed interconnect line coupled between the ground land and a second selected one of the external lands.
21. The MCM of claim 20 , wherein:
the active substrate further comprises an additional power land coupled to the first fixed interconnect line and an additional ground land coupled to the second fixed interconnect line; and
the MCM further comprises a capacitor device coupled between the additional power land and the additional ground land.
22. The MCM of claim 14 , wherein:
the active substrate further comprises a power interconnect line and a first power land;
the IC terminals of the first IC die include a first power terminal coupled to the first power land; and
at least one of the active areas comprises a level shifter coupled between the power interconnect line and the first power land.
23. The MCM of claim 14 , wherein:
the IC terminals of the first IC die include a power terminal; and
the active substrate further comprises a programmable voltage regulator coupled to the power terminal of the first IC die.
24. The MCM of claim 14 , further comprising a package having a plurality of package pins, and wherein the first subset of the lands are coupled to selected ones of the package pins.
25. A multi-chip module (MCM), comprising:
a mask-programmable active substrate comprising:
a plurality of lands disposed in a first regular grid pattern upon a first surface of the active substrate, a first subset of the lands being external lands,
a mask-programmable interconnect structure coupled to at least a portion of the lands and comprising a plurality of mask-programmed interconnect lines, and
a plurality of active areas distributed in a second regular grid pattern corresponding to the first regular grid pattern, each active area including similar transistors embedded within the active substrate, at least one of the active areas being mask-programmably coupled to the interconnect structure;
a first integrated circuit (IC) die having a plurality of IC terminals disposed upon a first surface thereof, the IC terminals being directly coupled to a second subset of the lands; and
a second IC die having a plurality of IC terminals disposed upon a first surface thereof, the IC terminals being directly coupled to a third subset of the lands.
26. The MCM of claim 25 , wherein the first IC die and the second IC die have different footprints.
27. The MCM of claim 25 , wherein each of the active areas comprises a buffer.
28. The MCM of claim 25 , wherein the IC terminals of the first and second IC dice comprise one of a group of terminal types including solder bumps and stub terminals.
29. The MCM of claim 25 , wherein the lands and the IC terminals of the first and second IC dice comprise protrusions and recesses of complementary shapes.
30. The MCM of claim 25 , wherein:
the IC terminals of the first and second IC dice each include a power terminal and a ground terminal;
the plurality of lands comprises first and second power lands directly coupled to the power terminal of each of the first and second IC dice and first and second ground lands directly coupled to the ground terminal of each of the first and second IC dice;
the interconnect structure further comprises a first fixed interconnect line coupled to the first and second power lands and a second fixed interconnect line coupled to the first and second ground lands;
the first fixed interconnect line is further coupled to a first selected one of the external lands; and
the second fixed interconnect line is further coupled to a second selected one of the external lands.
31. The MCM of claim 30 , wherein:
the active substrate further comprises a third power land coupled to the first fixed interconnect line and a third ground land coupled to the second fixed interconnect line; and
the MCM further comprises a capacitor device coupled between the third power land and the third ground land.
32. The MCM of claim 25 , wherein:
the IC terminals of the first IC die include a power terminal; and
the active substrate further comprises a programmable voltage regulator coupled to the power terminal of the first IC die.
33. The MCM of claim 25 , further comprising a package having a plurality of package pins, and wherein the first subset of the lands are coupled to selected ones of the package pins.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/379,196 US6911730B1 (en) | 2003-03-03 | 2003-03-03 | Multi-chip module including embedded transistors within the substrate |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/379,196 US6911730B1 (en) | 2003-03-03 | 2003-03-03 | Multi-chip module including embedded transistors within the substrate |
Publications (1)
Publication Number | Publication Date |
---|---|
US6911730B1 true US6911730B1 (en) | 2005-06-28 |
Family
ID=34676506
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/379,196 Expired - Lifetime US6911730B1 (en) | 2003-03-03 | 2003-03-03 | Multi-chip module including embedded transistors within the substrate |
Country Status (1)
Country | Link |
---|---|
US (1) | US6911730B1 (en) |
Cited By (34)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20050127368A1 (en) * | 2003-11-27 | 2005-06-16 | Shih-Hsiung Lien | Memory module |
US20050180044A1 (en) * | 2004-02-14 | 2005-08-18 | Samsung Electronics Co., Ltd. | Damping structure of a hard disk drive |
US20060050454A1 (en) * | 2004-09-07 | 2006-03-09 | Nec Electronics Corporation | Chip-on-chip type semiconductor device |
US20060217916A1 (en) * | 2005-03-24 | 2006-09-28 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for integrally checking chip and package substrate layouts for errors |
US20060220167A1 (en) * | 2005-03-31 | 2006-10-05 | Intel Corporation | IC package with prefabricated film capacitor |
US20060258140A1 (en) * | 2003-10-23 | 2006-11-16 | Armin Fischer | Integrated circuit with additional mini-pads connected by an under-bump metallization and method for production thereof |
US20070152708A1 (en) * | 2002-07-08 | 2007-07-05 | Madurawe Raminda U | MPGA products based on a prototype FPGA |
US20080067594A1 (en) * | 2002-07-08 | 2008-03-20 | Madurawe Raminda U | Insulated-gate field-effect thin film transistors |
US20080106953A1 (en) * | 2004-05-17 | 2008-05-08 | Madurawe Raminda U | Multi-port memory devices |
US20080143379A1 (en) * | 2006-12-15 | 2008-06-19 | Richard Norman | Reprogrammable circuit board with alignment-insensitive support for multiple component contact types |
US20080150088A1 (en) * | 2006-12-20 | 2008-06-26 | Reed Paul A | Method for incorporating existing silicon die into 3d integrated stack |
US20080179727A1 (en) * | 2007-01-25 | 2008-07-31 | Samsung Electronics Co., Ltd. | Semiconductor packages having immunity against void due to adhesive material and methods of fabricating the same |
US20080191738A1 (en) * | 2002-07-08 | 2008-08-14 | Raminda Udaya Madurawe | Three dimensional integrated circuits |
US20080218205A1 (en) * | 2002-07-08 | 2008-09-11 | Raminda Udaya Madurawe | Timing Exact Design Conversions from FPGA to ASIC |
US20090039917A1 (en) * | 2002-10-21 | 2009-02-12 | Raminda Udaya Madurawe | Programmable Interconnect Structures |
US20090128188A1 (en) * | 2007-11-19 | 2009-05-21 | Raminda Udaya Madurawe | Pad invariant FPGA and ASIC devices |
US20090128189A1 (en) * | 2007-11-19 | 2009-05-21 | Raminda Udaya Madurawe | Three dimensional programmable devices |
US20090129174A1 (en) * | 2007-11-19 | 2009-05-21 | Raminda Madurawe | Multi-port thin-film memory devices |
US20090134909A1 (en) * | 2003-12-04 | 2009-05-28 | Raminda Udaya Madurawe | Programmable structured arrays |
US20090146189A1 (en) * | 2007-11-19 | 2009-06-11 | Raminda Udaya Madurawe | Pads and pin-outs in three dimensional integrated circuits |
US20090167349A1 (en) * | 2007-12-26 | 2009-07-02 | Raminda Madurawe | Programmable logic based latches and shift registers |
US20090167348A1 (en) * | 2007-12-26 | 2009-07-02 | Nij Dorairaj | Programmable latch based multiplier |
US20090167347A1 (en) * | 2007-12-26 | 2009-07-02 | Nij Dorairaj | Using programmable latch to implement logic |
US20090167350A1 (en) * | 2007-12-26 | 2009-07-02 | Raminda Madurawe | Programmable logic based latches and shift registers |
US8159265B1 (en) | 2010-11-16 | 2012-04-17 | Raminda Udaya Madurawe | Memory for metal configurable integrated circuits |
US8159268B1 (en) | 2010-11-16 | 2012-04-17 | Raminda Udaya Madurawe | Interconnect structures for metal configurable integrated circuits |
US8159266B1 (en) | 2010-11-16 | 2012-04-17 | Raminda Udaya Madurawe | Metal configurable integrated circuits |
US20130256895A1 (en) * | 2012-03-30 | 2013-10-03 | Michael Su | Stacked semiconductor components with universal interconnect footprint |
CN104037128A (en) * | 2014-06-12 | 2014-09-10 | 上海新储集成电路有限公司 | Production method of configurable microcontroller chip |
US20150156872A1 (en) * | 2013-12-03 | 2015-06-04 | Infineon Technologies Ag | Integrated ic package |
US9087169B2 (en) | 2008-09-14 | 2015-07-21 | Raminda U. Madurawe | Automated metal pattern generation for integrated circuits |
WO2015199682A1 (en) * | 2014-06-25 | 2015-12-30 | Intel Corporation | Techniques for forming a compacted array of functional cells |
EP3341964A4 (en) * | 2015-08-28 | 2019-04-03 | Ampere Computing LLC | Package programmable decoupling capacitor array |
US11128301B2 (en) * | 2018-12-28 | 2021-09-21 | Intel Corporation | High-speed core interconnect for multi-die programmable logic devices |
Citations (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4458297A (en) | 1981-01-16 | 1984-07-03 | Mosaic Systems, Inc. | Universal interconnection substrate |
US5264664A (en) | 1992-04-20 | 1993-11-23 | International Business Machines Corporation | Programmable chip to circuit board connection |
US5377124A (en) | 1989-09-20 | 1994-12-27 | Aptix Corporation | Field programmable printed circuit board |
US5490042A (en) | 1992-08-10 | 1996-02-06 | Environmental Research Institute Of Michigan | Programmable silicon circuit board |
US5532519A (en) | 1994-09-14 | 1996-07-02 | International Business Machines Corporation | Cube wireability enhancement with chip-to-chip alignment and thickness control |
US5572409A (en) | 1994-02-08 | 1996-11-05 | Prolinx Labs Corporation | Apparatus including a programmable socket adapter for coupling an electronic component to a component socket on a printed circuit board |
US5622770A (en) | 1994-12-22 | 1997-04-22 | Square D Company | Printed circuit board design utilizing flexible interconnects for programmable logic components |
US5642262A (en) | 1995-02-23 | 1997-06-24 | Altera Corporation | High-density programmable logic device in a multi-chip module package with improved interconnect scheme |
US5990564A (en) * | 1997-05-30 | 1999-11-23 | Lucent Technologies Inc. | Flip chip packaging of memory chips |
US6040985A (en) | 1996-10-23 | 2000-03-21 | Sony Corporation | Circuit board having general purpose region and programmable region |
US6054767A (en) | 1998-01-13 | 2000-04-25 | Lsi Logic Corp. | Programmable substrate for array-type packages |
US6114221A (en) | 1998-03-16 | 2000-09-05 | International Business Machines Corporation | Method and apparatus for interconnecting multiple circuit chips |
US6271059B1 (en) | 1999-01-04 | 2001-08-07 | International Business Machines Corporation | Chip interconnection structure using stub terminals |
US6521994B1 (en) * | 2001-03-22 | 2003-02-18 | Netlogic Microsystems, Inc. | Multi-chip module having content addressable memory |
US6737743B2 (en) * | 2001-07-10 | 2004-05-18 | Kabushiki Kaisha Toshiba | Memory chip and semiconductor device using the memory chip and manufacturing method of those |
-
2003
- 2003-03-03 US US10/379,196 patent/US6911730B1/en not_active Expired - Lifetime
Patent Citations (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4458297A (en) | 1981-01-16 | 1984-07-03 | Mosaic Systems, Inc. | Universal interconnection substrate |
US5661409A (en) | 1989-09-20 | 1997-08-26 | Aptix Corporation | Field programmable printed circuit board |
US5377124A (en) | 1989-09-20 | 1994-12-27 | Aptix Corporation | Field programmable printed circuit board |
US5264664A (en) | 1992-04-20 | 1993-11-23 | International Business Machines Corporation | Programmable chip to circuit board connection |
US5490042A (en) | 1992-08-10 | 1996-02-06 | Environmental Research Institute Of Michigan | Programmable silicon circuit board |
US5572409A (en) | 1994-02-08 | 1996-11-05 | Prolinx Labs Corporation | Apparatus including a programmable socket adapter for coupling an electronic component to a component socket on a printed circuit board |
US5532519A (en) | 1994-09-14 | 1996-07-02 | International Business Machines Corporation | Cube wireability enhancement with chip-to-chip alignment and thickness control |
US5622770A (en) | 1994-12-22 | 1997-04-22 | Square D Company | Printed circuit board design utilizing flexible interconnects for programmable logic components |
US5642262A (en) | 1995-02-23 | 1997-06-24 | Altera Corporation | High-density programmable logic device in a multi-chip module package with improved interconnect scheme |
US6040985A (en) | 1996-10-23 | 2000-03-21 | Sony Corporation | Circuit board having general purpose region and programmable region |
US5990564A (en) * | 1997-05-30 | 1999-11-23 | Lucent Technologies Inc. | Flip chip packaging of memory chips |
US6054767A (en) | 1998-01-13 | 2000-04-25 | Lsi Logic Corp. | Programmable substrate for array-type packages |
US6114221A (en) | 1998-03-16 | 2000-09-05 | International Business Machines Corporation | Method and apparatus for interconnecting multiple circuit chips |
US6271059B1 (en) | 1999-01-04 | 2001-08-07 | International Business Machines Corporation | Chip interconnection structure using stub terminals |
US6521994B1 (en) * | 2001-03-22 | 2003-02-18 | Netlogic Microsystems, Inc. | Multi-chip module having content addressable memory |
US6737743B2 (en) * | 2001-07-10 | 2004-05-18 | Kabushiki Kaisha Toshiba | Memory chip and semiconductor device using the memory chip and manufacturing method of those |
Non-Patent Citations (1)
Title |
---|
Xilinx, Inc.; "The Programmable Logic Data Book 1999"; published Mar. 1999; available from Xilinx, Inc., 2100 Logic Drive, San Jose, California 95124; pp. 5-16 through 5-17 and 6-45 through 6-68. |
Cited By (85)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8856699B2 (en) | 2002-07-08 | 2014-10-07 | Raminda Udaya Madurawe | Three dimensional integrated circuits |
US10339245B2 (en) | 2002-07-08 | 2019-07-02 | Callahan Cellular L.L.C. | Timing exact design conversions from FPGA to ASIC |
US8829664B2 (en) | 2002-07-08 | 2014-09-09 | Raminda Udaya Madurawe | Three dimensional integrated circuits |
US9912336B2 (en) | 2002-07-08 | 2018-03-06 | Callahan Cellular L.L.C. | Three dimensional integrated circuits |
US7538575B2 (en) | 2002-07-08 | 2009-05-26 | Tier Logic, Inc. | Three dimensional integrated circuits |
US9547736B2 (en) | 2002-07-08 | 2017-01-17 | Callahan Cellular L.L.C. | Timing exact design conversions from FPGA to ASIC |
US9240790B2 (en) | 2002-07-08 | 2016-01-19 | Callahan Cellular L.L.C. | Three dimensional integrated circuits |
US20070152708A1 (en) * | 2002-07-08 | 2007-07-05 | Madurawe Raminda U | MPGA products based on a prototype FPGA |
US8499269B2 (en) | 2002-07-08 | 2013-07-30 | Raminda Udaya Madurawe | Timing exact design conversions from FPGA to ASIC |
US20080067594A1 (en) * | 2002-07-08 | 2008-03-20 | Madurawe Raminda U | Insulated-gate field-effect thin film transistors |
US7673273B2 (en) | 2002-07-08 | 2010-03-02 | Tier Logic, Inc. | MPGA products based on a prototype FPGA |
US10447272B2 (en) | 2002-07-08 | 2019-10-15 | Callahan Cellular L.L.C. | Three dimensional integrated-circuits |
US20090004788A1 (en) * | 2002-07-08 | 2009-01-01 | Raminda Udaya Madurawe | Thin film transistors and fabrication methods |
US8429585B2 (en) | 2002-07-08 | 2013-04-23 | Raminda Udaya Madurawe | Three dimensional integrated circuits |
US20110102014A1 (en) * | 2002-07-08 | 2011-05-05 | Raminda Udaya Madurawe | Three dimensional integrated circuits |
US20080191738A1 (en) * | 2002-07-08 | 2008-08-14 | Raminda Udaya Madurawe | Three dimensional integrated circuits |
US20080218205A1 (en) * | 2002-07-08 | 2008-09-11 | Raminda Udaya Madurawe | Timing Exact Design Conversions from FPGA to ASIC |
US7759705B2 (en) | 2002-07-08 | 2010-07-20 | Tier Logic, Inc. | Semiconductor devices fabricated with different processing options |
US9070668B2 (en) | 2002-10-08 | 2015-06-30 | Yakimishu Co. Ltd. L.L.C. | Pads and pin-outs in three dimensional integrated circuits |
US9679914B2 (en) | 2002-10-08 | 2017-06-13 | Callahan Cellular L.L.C. | Pads and pin-outs in three dimensional integrated circuits |
US7679399B2 (en) | 2002-10-21 | 2010-03-16 | Tier Logic, Inc. | Programmable interconnect structures |
US20090039917A1 (en) * | 2002-10-21 | 2009-02-12 | Raminda Udaya Madurawe | Programmable Interconnect Structures |
US7919363B2 (en) * | 2003-10-23 | 2011-04-05 | Infineon Technologies Ag | Integrated circuit with additional mini-pads connected by an under-bump metallization and method for production thereof |
US20110140236A1 (en) * | 2003-10-23 | 2011-06-16 | Armin Fischer | Integrated Circuit with Pads Connected by an Under-Bump Metallization and Method for Production Thereof |
US8487453B2 (en) | 2003-10-23 | 2013-07-16 | Infineon Technologies Ag | Integrated circuit with pads connected by an under-bump metallization and method for production thereof |
US20060258140A1 (en) * | 2003-10-23 | 2006-11-16 | Armin Fischer | Integrated circuit with additional mini-pads connected by an under-bump metallization and method for production thereof |
US20050127368A1 (en) * | 2003-11-27 | 2005-06-16 | Shih-Hsiung Lien | Memory module |
US7119436B2 (en) * | 2003-11-27 | 2006-10-10 | Optimum Care International Tech. Inc. | Memory module |
US10594320B2 (en) | 2003-12-04 | 2020-03-17 | Callahan Cellular L.L.C. | Programmable structured arrays |
US20090134909A1 (en) * | 2003-12-04 | 2009-05-28 | Raminda Udaya Madurawe | Programmable structured arrays |
US8274309B2 (en) | 2003-12-04 | 2012-09-25 | Raminda Udaya Madurawe | Programmable structured arrays |
US9882567B2 (en) | 2003-12-04 | 2018-01-30 | Callahan Cellular L.L.C. | Programmable structured arrays |
US9397665B2 (en) | 2003-12-04 | 2016-07-19 | Callahan Cellular L.L.C. | Programmable structured arrays |
US8810276B2 (en) | 2003-12-04 | 2014-08-19 | Raminda U. Madurawe | Programmable structured arrays |
US20050180044A1 (en) * | 2004-02-14 | 2005-08-18 | Samsung Electronics Co., Ltd. | Damping structure of a hard disk drive |
US20080106953A1 (en) * | 2004-05-17 | 2008-05-08 | Madurawe Raminda U | Multi-port memory devices |
US7489164B2 (en) | 2004-05-17 | 2009-02-10 | Raminda Udaya Madurawe | Multi-port memory devices |
US20060050454A1 (en) * | 2004-09-07 | 2006-03-09 | Nec Electronics Corporation | Chip-on-chip type semiconductor device |
US7257784B2 (en) * | 2005-03-24 | 2007-08-14 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for integrally checking chip and package substrate layouts for errors |
US20060217916A1 (en) * | 2005-03-24 | 2006-09-28 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for integrally checking chip and package substrate layouts for errors |
US20060220167A1 (en) * | 2005-03-31 | 2006-10-05 | Intel Corporation | IC package with prefabricated film capacitor |
USRE45110E1 (en) | 2006-03-20 | 2014-09-02 | Raminda Udaya Madurawe | MPGA products based on a prototype FPGA |
WO2008075223A3 (en) * | 2006-12-15 | 2008-10-09 | Richard Norman | Reprogrammable circuit board with alignment-insensitive support for multiple component contact types |
WO2008075223A2 (en) * | 2006-12-15 | 2008-06-26 | Richard Norman | Reprogrammable circuit board with alignment-insensitive support for multiple component contact types |
GB2459395A (en) * | 2006-12-15 | 2009-10-28 | Richard Norman | Reprogrammable circuit board with alignment-insensitive support for multiple component contact types |
US8124429B2 (en) * | 2006-12-15 | 2012-02-28 | Richard Norman | Reprogrammable circuit board with alignment-insensitive support for multiple component contact types |
US20080143379A1 (en) * | 2006-12-15 | 2008-06-19 | Richard Norman | Reprogrammable circuit board with alignment-insensitive support for multiple component contact types |
US8436454B2 (en) | 2006-12-15 | 2013-05-07 | Richard Norman | Reprogrammable circuit board with alignment-insensitive support for multiple component contact types |
CN101558491B (en) * | 2006-12-15 | 2012-10-10 | 理查德·诺曼 | Reprogrammable circuit board with alignment-insensitive support for multiple component contact types |
GB2459395B (en) * | 2006-12-15 | 2012-04-25 | Richard Norman | Reprogrammable circuit board with alignment-insensitive support for multiple component contact types |
US20080150088A1 (en) * | 2006-12-20 | 2008-06-26 | Reed Paul A | Method for incorporating existing silicon die into 3d integrated stack |
US8110899B2 (en) * | 2006-12-20 | 2012-02-07 | Intel Corporation | Method for incorporating existing silicon die into 3D integrated stack |
US20080179727A1 (en) * | 2007-01-25 | 2008-07-31 | Samsung Electronics Co., Ltd. | Semiconductor packages having immunity against void due to adhesive material and methods of fabricating the same |
US7812458B2 (en) | 2007-11-19 | 2010-10-12 | Tier Logic, Inc. | Pad invariant FPGA and ASIC devices |
US10304854B2 (en) | 2007-11-19 | 2019-05-28 | Callahan Cellular L.L.C. | Pads and pin-outs in three dimensional integrated circuits |
US20090146189A1 (en) * | 2007-11-19 | 2009-06-11 | Raminda Udaya Madurawe | Pads and pin-outs in three dimensional integrated circuits |
US9978773B2 (en) | 2007-11-19 | 2018-05-22 | Callahan Cellular L.L.C. | Pads and pin-outs in three dimensional integrated circuits |
US7635988B2 (en) | 2007-11-19 | 2009-12-22 | Tier Logic, Inc. | Multi-port thin-film memory devices |
US8643162B2 (en) | 2007-11-19 | 2014-02-04 | Raminda Udaya Madurawe | Pads and pin-outs in three dimensional integrated circuits |
US20090129174A1 (en) * | 2007-11-19 | 2009-05-21 | Raminda Madurawe | Multi-port thin-film memory devices |
US20090128188A1 (en) * | 2007-11-19 | 2009-05-21 | Raminda Udaya Madurawe | Pad invariant FPGA and ASIC devices |
US20090128189A1 (en) * | 2007-11-19 | 2009-05-21 | Raminda Udaya Madurawe | Three dimensional programmable devices |
US20090167347A1 (en) * | 2007-12-26 | 2009-07-02 | Nij Dorairaj | Using programmable latch to implement logic |
US20090167350A1 (en) * | 2007-12-26 | 2009-07-02 | Raminda Madurawe | Programmable logic based latches and shift registers |
US20090167349A1 (en) * | 2007-12-26 | 2009-07-02 | Raminda Madurawe | Programmable logic based latches and shift registers |
US7795913B2 (en) | 2007-12-26 | 2010-09-14 | Tier Logic | Programmable latch based multiplier |
US20090167348A1 (en) * | 2007-12-26 | 2009-07-02 | Nij Dorairaj | Programmable latch based multiplier |
US7602213B2 (en) | 2007-12-26 | 2009-10-13 | Tier Logic, Inc. | Using programmable latch to implement logic |
US7573293B2 (en) | 2007-12-26 | 2009-08-11 | Tier Logic, Inc. | Programmable logic based latches and shift registers |
US7573294B2 (en) | 2007-12-26 | 2009-08-11 | Tier Logic, Inc. | Programmable logic based latches and shift registers |
US9087169B2 (en) | 2008-09-14 | 2015-07-21 | Raminda U. Madurawe | Automated metal pattern generation for integrated circuits |
US8159266B1 (en) | 2010-11-16 | 2012-04-17 | Raminda Udaya Madurawe | Metal configurable integrated circuits |
US8159268B1 (en) | 2010-11-16 | 2012-04-17 | Raminda Udaya Madurawe | Interconnect structures for metal configurable integrated circuits |
US8159265B1 (en) | 2010-11-16 | 2012-04-17 | Raminda Udaya Madurawe | Memory for metal configurable integrated circuits |
US20130256895A1 (en) * | 2012-03-30 | 2013-10-03 | Michael Su | Stacked semiconductor components with universal interconnect footprint |
US20150156872A1 (en) * | 2013-12-03 | 2015-06-04 | Infineon Technologies Ag | Integrated ic package |
US9204543B2 (en) * | 2013-12-03 | 2015-12-01 | Infineon Technologies Ag | Integrated IC package |
CN104037128A (en) * | 2014-06-12 | 2014-09-10 | 上海新储集成电路有限公司 | Production method of configurable microcontroller chip |
US10217732B2 (en) | 2014-06-25 | 2019-02-26 | Intel Corporation | Techniques for forming a compacted array of functional cells |
CN106463354A (en) * | 2014-06-25 | 2017-02-22 | 英特尔公司 | Techniques for forming compacted array of functional cells |
CN106463354B (en) * | 2014-06-25 | 2019-12-20 | 英特尔公司 | Techniques for forming compact arrays of functional units |
WO2015199682A1 (en) * | 2014-06-25 | 2015-12-30 | Intel Corporation | Techniques for forming a compacted array of functional cells |
EP3341964A4 (en) * | 2015-08-28 | 2019-04-03 | Ampere Computing LLC | Package programmable decoupling capacitor array |
US11128301B2 (en) * | 2018-12-28 | 2021-09-21 | Intel Corporation | High-speed core interconnect for multi-die programmable logic devices |
US11621713B2 (en) | 2018-12-28 | 2023-04-04 | Intel Corporation | High-speed core interconnect for multi-die programmable logic devices |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6911730B1 (en) | Multi-chip module including embedded transistors within the substrate | |
US5512765A (en) | Extendable circuit architecture | |
US5543640A (en) | Logical three dimensional interconnections between integrated circuit chips using a two dimensional multi-chip module | |
US4458297A (en) | Universal interconnection substrate | |
US5644496A (en) | Programmable logic device with internal time-constant multiplexing of signals from external interconnect buses | |
US7098542B1 (en) | Multi-chip configuration to connect flip-chips to flip-chips | |
US7068072B2 (en) | Integrated circuit with interface tile for coupling to a stacked-die second integrated circuit | |
EP0175870B1 (en) | Wafer scale integrated circuit device | |
US5777383A (en) | Semiconductor chip package with interconnect layers and routing and testing methods | |
US20020100010A1 (en) | Field programmable printed circuit board | |
US7619441B1 (en) | Apparatus for interconnecting stacked dice on a programmable integrated circuit | |
US9859896B1 (en) | Distributed multi-die routing in a multi-chip module | |
US6356958B1 (en) | Integrated circuit module has common function known good integrated circuit die with multiple selectable functions | |
US8557636B1 (en) | Stacked semiconductor substrates | |
US6991947B1 (en) | Hybrid semiconductor circuit with programmable intraconnectivity | |
JPH07170038A (en) | Wiring board structure, programmable wiring chip that is used for it and chip for diagnosis and test | |
JP2004349694A (en) | Interconnection method for integrated circuits | |
KR102112896B1 (en) | Semiconductor package having ic dice and voltage tuners | |
US5490042A (en) | Programmable silicon circuit board | |
US5424248A (en) | Method of making an integrated circuit with variable pad pitch | |
US20030080407A1 (en) | Method of monitoring internal voltage and controlling a parameter of an integrated circuit | |
US5640308A (en) | Field programmable circuit module | |
EP0069762B1 (en) | Universal interconnection substrate | |
CN101142676A (en) | Electronic device and carrier substrate | |
EP0257201B1 (en) | Minimization of engineering change pads |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: XILINX, INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:NEW, BERNARD J.;REEL/FRAME:013860/0087 Effective date: 20030226 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FPAY | Fee payment |
Year of fee payment: 12 |