JP6028298B2 - 半導体ダイ上にフィーチャをめっきするためのヒューズバス - Google Patents
半導体ダイ上にフィーチャをめっきするためのヒューズバス Download PDFInfo
- Publication number
- JP6028298B2 JP6028298B2 JP2012159145A JP2012159145A JP6028298B2 JP 6028298 B2 JP6028298 B2 JP 6028298B2 JP 2012159145 A JP2012159145 A JP 2012159145A JP 2012159145 A JP2012159145 A JP 2012159145A JP 6028298 B2 JP6028298 B2 JP 6028298B2
- Authority
- JP
- Japan
- Prior art keywords
- interconnect
- seal ring
- fuse
- forming
- pads
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/58—Structural electrical arrangements for semiconductor devices not otherwise provided for, e.g. in combination with batteries
- H01L23/585—Structural electrical arrangements for semiconductor devices not otherwise provided for, e.g. in combination with batteries comprising conductive layers or plates or strips or rods or rings
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/03—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L24/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/03001—Involving a temporary auxiliary member not forming part of the manufacturing apparatus, e.g. removable or sacrificial coating, film or substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0555—Shape
- H01L2224/05556—Shape in side view
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45117—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
- H01L2224/45124—Aluminium (Al) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/93—Batch processes
- H01L2224/94—Batch processes at wafer-level, i.e. with connecting carried out on a wafer comprising a plurality of undiced individual devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/525—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body with adaptable interconnections
- H01L23/5256—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body with adaptable interconnections comprising fuses, i.e. connections having their state changed from conductive to non-conductive
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01005—Boron [B]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01074—Tungsten [W]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/12—Passive devices, e.g. 2 terminal devices
- H01L2924/1204—Optical Diode
- H01L2924/12042—LASER
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Design And Manufacture Of Integrated Circuits (AREA)
- Semiconductor Integrated Circuits (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US13/189,054 | 2011-07-22 | ||
| US13/189,054 US8349666B1 (en) | 2011-07-22 | 2011-07-22 | Fused buss for plating features on a semiconductor die |
Publications (3)
| Publication Number | Publication Date |
|---|---|
| JP2013026624A JP2013026624A (ja) | 2013-02-04 |
| JP2013026624A5 JP2013026624A5 (enExample) | 2015-09-03 |
| JP6028298B2 true JP6028298B2 (ja) | 2016-11-16 |
Family
ID=46507887
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2012159145A Expired - Fee Related JP6028298B2 (ja) | 2011-07-22 | 2012-07-18 | 半導体ダイ上にフィーチャをめっきするためのヒューズバス |
Country Status (4)
| Country | Link |
|---|---|
| US (1) | US8349666B1 (enExample) |
| EP (1) | EP2549532B1 (enExample) |
| JP (1) | JP6028298B2 (enExample) |
| TW (1) | TWI538152B (enExample) |
Families Citing this family (16)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US8519513B2 (en) | 2012-01-04 | 2013-08-27 | Freescale Semiconductor, Inc. | Semiconductor wafer plating bus |
| JP5968711B2 (ja) * | 2012-07-25 | 2016-08-10 | ルネサスエレクトロニクス株式会社 | 半導体装置及び半導体装置の製造方法 |
| ITMI20121599A1 (it) * | 2012-09-25 | 2014-03-26 | St Microelectronics Srl | Dispositivo elettronico comprendente un transistore vtmos ed un diodo termico integrati |
| US8994148B2 (en) * | 2013-02-19 | 2015-03-31 | Infineon Technologies Ag | Device bond pads over process control monitor structures in a semiconductor die |
| US10424521B2 (en) | 2014-05-13 | 2019-09-24 | Nxp Usa, Inc. | Programmable stitch chaining of die-level interconnects for reliability testing |
| US20150371956A1 (en) * | 2014-06-19 | 2015-12-24 | Globalfoundries Inc. | Crackstops for bulk semiconductor wafers |
| JP6435562B2 (ja) * | 2014-12-02 | 2018-12-12 | ローム株式会社 | 半導体装置および半導体装置の製造方法 |
| US20180337228A1 (en) * | 2017-05-18 | 2018-11-22 | Taiwan Semiconductor Manufacturing Co., Ltd. | Novel seal ring for iii-v compound semiconductor-based devices |
| FR3079342B1 (fr) * | 2018-03-21 | 2020-04-17 | Stmicroelectronics (Rousset) Sas | Dispositif fusible integre |
| CN109461717A (zh) * | 2018-10-15 | 2019-03-12 | 上海华虹宏力半导体制造有限公司 | 一种晶圆及其形成方法、等离子体裂片方法 |
| US10978404B2 (en) * | 2019-08-22 | 2021-04-13 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor structure and method for fabricating semiconductor structure |
| CN115249667A (zh) * | 2021-04-27 | 2022-10-28 | 三星电子株式会社 | 半导体装置 |
| KR20220150158A (ko) | 2021-05-03 | 2022-11-10 | 에스케이하이닉스 주식회사 | 크랙 전파 가이드를 포함한 반도체 칩을 제조하는 방법 |
| CN113410209B (zh) * | 2021-06-09 | 2023-07-18 | 合肥中感微电子有限公司 | 一种修调电路 |
| JP2023043036A (ja) * | 2021-09-15 | 2023-03-28 | キオクシア株式会社 | 半導体装置 |
| US20240421077A1 (en) * | 2023-06-15 | 2024-12-19 | Taiwan Semiconductor Manufacturing Co., Ltd. | Die stitching for stacking architecture in semiconductor packages |
Family Cites Families (21)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS62108543A (ja) * | 1985-11-06 | 1987-05-19 | Hitachi Ltd | 半導体装置の電極形成法 |
| US5384727A (en) * | 1993-11-08 | 1995-01-24 | Advanced Micro Devices, Inc. | Fuse trimming in plastic package devices |
| US6222212B1 (en) | 1994-01-27 | 2001-04-24 | Integrated Device Technology, Inc. | Semiconductor device having programmable interconnect layers |
| US5813881A (en) | 1994-02-08 | 1998-09-29 | Prolinx Labs Corporation | Programmable cable and cable adapter using fuses and antifuses |
| JP3119352B2 (ja) * | 1998-04-15 | 2000-12-18 | 日本電気株式会社 | 半導体装置のメッキ構造体形成方法 |
| US6350633B1 (en) | 2000-08-22 | 2002-02-26 | Charles W. C. Lin | Semiconductor chip assembly with simultaneously electroplated contact terminal and connection joint |
| JP4502173B2 (ja) * | 2003-02-03 | 2010-07-14 | ルネサスエレクトロニクス株式会社 | 半導体装置及びその製造方法 |
| US6911360B2 (en) | 2003-04-29 | 2005-06-28 | Freescale Semiconductor, Inc. | Fuse and method for forming |
| JP2006013229A (ja) * | 2004-06-28 | 2006-01-12 | Toshiba Corp | 半導体装置及びその製造方法 |
| JP4779324B2 (ja) * | 2004-09-01 | 2011-09-28 | セイコーエプソン株式会社 | 半導体装置及び半導体装置の製造方法 |
| US7777338B2 (en) * | 2004-09-13 | 2010-08-17 | Taiwan Semiconductor Manufacturing Co., Ltd. | Seal ring structure for integrated circuit chips |
| US7232711B2 (en) * | 2005-05-24 | 2007-06-19 | International Business Machines Corporation | Method and structure to prevent circuit network charging during fabrication of integrated circuits |
| US8242576B2 (en) * | 2005-07-21 | 2012-08-14 | Taiwan Semiconductor Manufacturing Co., Ltd. | Protection layer for preventing laser damage on semiconductor devices |
| US7575958B2 (en) | 2005-10-11 | 2009-08-18 | Freescale Semiconductor, Inc. | Programmable fuse with silicon germanium |
| US7413980B2 (en) * | 2006-04-25 | 2008-08-19 | Texas Instruments Incorporated | Semiconductor device with improved contact fuse |
| JP2008016707A (ja) * | 2006-07-07 | 2008-01-24 | Matsushita Electric Ind Co Ltd | 半導体装置及びその検査方法 |
| US7586175B2 (en) * | 2006-10-23 | 2009-09-08 | Samsung Electronics Co., Ltd. | Semiconductor wafer having embedded electroplating current paths to provide uniform plating over wafer surface |
| US7948060B2 (en) * | 2008-07-01 | 2011-05-24 | Xmos Limited | Integrated circuit structure |
| US8373254B2 (en) * | 2008-07-29 | 2013-02-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Structure for reducing integrated circuit corner peeling |
| JP2010153753A (ja) * | 2008-12-26 | 2010-07-08 | Renesas Electronics Corp | 半導体装置 |
| US8865592B2 (en) * | 2009-02-03 | 2014-10-21 | Infineon Technologies Ag | Silicided semiconductor structure and method of forming the same |
-
2011
- 2011-07-22 US US13/189,054 patent/US8349666B1/en not_active Expired - Fee Related
-
2012
- 2012-07-04 EP EP12174973.3A patent/EP2549532B1/en active Active
- 2012-07-18 JP JP2012159145A patent/JP6028298B2/ja not_active Expired - Fee Related
- 2012-07-19 TW TW101126105A patent/TWI538152B/zh not_active IP Right Cessation
Also Published As
| Publication number | Publication date |
|---|---|
| US20130023091A1 (en) | 2013-01-24 |
| JP2013026624A (ja) | 2013-02-04 |
| US8349666B1 (en) | 2013-01-08 |
| EP2549532A2 (en) | 2013-01-23 |
| TWI538152B (zh) | 2016-06-11 |
| EP2549532B1 (en) | 2020-06-03 |
| EP2549532A3 (en) | 2016-12-28 |
| TW201320290A (zh) | 2013-05-16 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP6028298B2 (ja) | 半導体ダイ上にフィーチャをめっきするためのヒューズバス | |
| US8368172B1 (en) | Fused buss for plating features on a semiconductor die | |
| TWI606567B (zh) | 呈奈米尺寸之靜電放電(esd)硬後端結構 | |
| US9048201B2 (en) | Sacrificial wafer probe pads through seal ring for electrical connection to circuit inside an integrated circuit | |
| US7105917B2 (en) | Semiconductor device having a fuse connected to a pad and fabrication method thereof | |
| CN108735616B (zh) | 半导体装置结构的形成方法 | |
| JP2009246218A (ja) | 半導体装置の製造方法および半導体装置 | |
| US9768135B2 (en) | Semiconductor device having conductive bump with improved reliability | |
| US11854969B2 (en) | Semiconductor structure and method for forming thereof | |
| CN103107150B (zh) | 用于半导体器件的中介层及其制造方法 | |
| CN106898589B (zh) | 集成电路 | |
| CN108269745B (zh) | 封装结构及其制作方法 | |
| US9899333B2 (en) | Method for forming crack-stopping structures | |
| US11495536B2 (en) | Semiconductor structure and method for forming thereof | |
| CN108987372B (zh) | 芯片封装体 | |
| CN104112659A (zh) | 晶片封装体、晶圆级晶片阵列及其制造方法 | |
| JP6012688B2 (ja) | 半導体装置 | |
| JP5414219B2 (ja) | ウエハレベルcspにおける絶縁性テスト方法及びこれに用いるtegパターン | |
| JP5430848B2 (ja) | 半導体素子、半導体装置、及びそれらの製造方法 | |
| JP2012160739A (ja) | 半導体装置 | |
| CN110828393A (zh) | 芯片结构 | |
| US9263354B2 (en) | Pillar structure having cavities | |
| KR20150033115A (ko) | 반도체 패키지 및 그 제조방법 | |
| JP2010187036A (ja) | 半導体装置およびその製造方法 | |
| JP2013219385A (ja) | 半導体装置 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20150721 |
|
| A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20150721 |
|
| A977 | Report on retrieval |
Free format text: JAPANESE INTERMEDIATE CODE: A971007 Effective date: 20160608 |
|
| A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20160614 |
|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20160829 |
|
| TRDD | Decision of grant or rejection written | ||
| A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20160920 |
|
| A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20160929 |
|
| R150 | Certificate of patent or registration of utility model |
Ref document number: 6028298 Country of ref document: JP Free format text: JAPANESE INTERMEDIATE CODE: R150 |
|
| S533 | Written request for registration of change of name |
Free format text: JAPANESE INTERMEDIATE CODE: R313533 |
|
| R350 | Written notification of registration of transfer |
Free format text: JAPANESE INTERMEDIATE CODE: R350 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| LAPS | Cancellation because of no payment of annual fees |