JP5686896B2 - 高密度サイリスタ・ランダムアクセスメモリ装置及び方法 - Google Patents
高密度サイリスタ・ランダムアクセスメモリ装置及び方法 Download PDFInfo
- Publication number
- JP5686896B2 JP5686896B2 JP2013520812A JP2013520812A JP5686896B2 JP 5686896 B2 JP5686896 B2 JP 5686896B2 JP 2013520812 A JP2013520812 A JP 2013520812A JP 2013520812 A JP2013520812 A JP 2013520812A JP 5686896 B2 JP5686896 B2 JP 5686896B2
- Authority
- JP
- Japan
- Prior art keywords
- doped semiconductor
- type
- type doped
- memory cell
- base
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D18/00—Thyristors
Landscapes
- Semiconductor Memories (AREA)
- Thyristors (AREA)
- Non-Volatile Memory (AREA)
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US12/838,803 | 2010-07-19 | ||
| US12/838,803 US8455919B2 (en) | 2010-07-19 | 2010-07-19 | High density thyristor random access memory device and method |
| PCT/US2011/044546 WO2012012435A2 (en) | 2010-07-19 | 2011-07-19 | High density thyristor random access memory device and method |
Publications (3)
| Publication Number | Publication Date |
|---|---|
| JP2013536572A JP2013536572A (ja) | 2013-09-19 |
| JP2013536572A5 JP2013536572A5 (enExample) | 2014-09-11 |
| JP5686896B2 true JP5686896B2 (ja) | 2015-03-18 |
Family
ID=45466254
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2013520812A Active JP5686896B2 (ja) | 2010-07-19 | 2011-07-19 | 高密度サイリスタ・ランダムアクセスメモリ装置及び方法 |
Country Status (6)
| Country | Link |
|---|---|
| US (2) | US8455919B2 (enExample) |
| JP (1) | JP5686896B2 (enExample) |
| KR (1) | KR101875677B1 (enExample) |
| CN (1) | CN103098212B (enExample) |
| TW (1) | TWI481015B (enExample) |
| WO (1) | WO2012012435A2 (enExample) |
Families Citing this family (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US8455919B2 (en) | 2010-07-19 | 2013-06-04 | Micron Technology, Inc. | High density thyristor random access memory device and method |
| US8739010B2 (en) * | 2010-11-19 | 2014-05-27 | Altera Corporation | Memory array with redundant bits and memory element voting circuits |
| US9510564B2 (en) * | 2012-05-22 | 2016-12-06 | Doskocil Manufacturing Company, Inc. | Treat dispenser |
| KR101719944B1 (ko) * | 2013-03-04 | 2017-03-24 | 신닛테츠스미킨 카부시키카이샤 | 충격 흡수 부품 |
| WO2015006457A1 (en) * | 2013-07-09 | 2015-01-15 | United Technologies Corporation | Reinforced plated polymers |
| TWI572018B (zh) * | 2015-10-28 | 2017-02-21 | 旺宏電子股份有限公司 | 記憶體元件及其製作方法 |
Family Cites Families (16)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7052941B2 (en) * | 2003-06-24 | 2006-05-30 | Sang-Yun Lee | Method for making a three-dimensional integrated circuit structure |
| JP2002216482A (ja) * | 2000-11-17 | 2002-08-02 | Toshiba Corp | 半導体メモリ集積回路 |
| US6906354B2 (en) | 2001-06-13 | 2005-06-14 | International Business Machines Corporation | T-RAM cell having a buried vertical thyristor and a pseudo-TFT transfer gate and method for fabricating the same |
| JP2003030980A (ja) * | 2001-07-13 | 2003-01-31 | Toshiba Corp | 半導体記憶装置 |
| US6686612B1 (en) | 2002-10-01 | 2004-02-03 | T-Ram, Inc. | Thyristor-based device adapted to inhibit parasitic current |
| US6953953B1 (en) * | 2002-10-01 | 2005-10-11 | T-Ram, Inc. | Deep trench isolation for thyristor-based semiconductor device |
| US6980457B1 (en) | 2002-11-06 | 2005-12-27 | T-Ram, Inc. | Thyristor-based device having a reduced-resistance contact to a buried emitter region |
| US7195959B1 (en) * | 2004-10-04 | 2007-03-27 | T-Ram Semiconductor, Inc. | Thyristor-based semiconductor device and method of fabrication |
| US7081378B2 (en) | 2004-01-05 | 2006-07-25 | Chartered Semiconductor Manufacturing Ltd. | Horizontal TRAM and method for the fabrication thereof |
| US7224002B2 (en) * | 2004-05-06 | 2007-05-29 | Micron Technology, Inc. | Silicon on insulator read-write non-volatile memory comprising lateral thyristor and trapping layer |
| JP4696964B2 (ja) | 2005-07-15 | 2011-06-08 | ソニー株式会社 | メモリ用の半導体装置 |
| JP2007067133A (ja) * | 2005-08-31 | 2007-03-15 | Sony Corp | 半導体装置 |
| US7655973B2 (en) * | 2005-10-31 | 2010-02-02 | Micron Technology, Inc. | Recessed channel negative differential resistance-based memory cell |
| US20090179262A1 (en) | 2008-01-16 | 2009-07-16 | Qimonda Ag | Floating Body Memory Cell with a Non-Overlapping Gate Electrode |
| US7750392B2 (en) * | 2008-03-03 | 2010-07-06 | Aptina Imaging Corporation | Embedded cache memory in image sensors |
| US8455919B2 (en) | 2010-07-19 | 2013-06-04 | Micron Technology, Inc. | High density thyristor random access memory device and method |
-
2010
- 2010-07-19 US US12/838,803 patent/US8455919B2/en active Active
-
2011
- 2011-07-18 TW TW100125334A patent/TWI481015B/zh active
- 2011-07-19 CN CN201180042303.4A patent/CN103098212B/zh active Active
- 2011-07-19 KR KR1020137004069A patent/KR101875677B1/ko active Active
- 2011-07-19 JP JP2013520812A patent/JP5686896B2/ja active Active
- 2011-07-19 WO PCT/US2011/044546 patent/WO2012012435A2/en not_active Ceased
-
2012
- 2012-09-15 US US13/621,002 patent/US8754443B2/en active Active
Also Published As
| Publication number | Publication date |
|---|---|
| CN103098212B (zh) | 2014-08-06 |
| US8754443B2 (en) | 2014-06-17 |
| US8455919B2 (en) | 2013-06-04 |
| JP2013536572A (ja) | 2013-09-19 |
| TWI481015B (zh) | 2015-04-11 |
| CN103098212A (zh) | 2013-05-08 |
| US20120012892A1 (en) | 2012-01-19 |
| WO2012012435A2 (en) | 2012-01-26 |
| KR20130094801A (ko) | 2013-08-26 |
| TW201214679A (en) | 2012-04-01 |
| KR101875677B1 (ko) | 2018-08-02 |
| WO2012012435A3 (en) | 2012-04-19 |
| US20130009208A1 (en) | 2013-01-10 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US11721735B2 (en) | Thin film transistors having U-shaped features | |
| JP5686896B2 (ja) | 高密度サイリスタ・ランダムアクセスメモリ装置及び方法 | |
| US12125917B2 (en) | Thin film transistors having double gates | |
| TWI546966B (zh) | 形成於相同塊狀基板上的隔離及塊狀半導體裝置 | |
| US11296229B2 (en) | Vertical thin film transistors having self-aligned contacts | |
| US11411119B2 (en) | Double gated thin film transistors | |
| US20160372468A1 (en) | Fin field-effect transistor gated diode | |
| KR20170004502A (ko) | 반도체 소자 | |
| US9773778B2 (en) | Semiconductor device, related manufacturing method, and related electronic device | |
| CN111816657A (zh) | 一种半导体器件及其制作方法 | |
| CN112018112B (zh) | 半导体单元结构及其形成方法 | |
| US12057388B2 (en) | Integrated circuit structures having linerless self-forming barriers | |
| TW202213469A (zh) | 多高度半導體裝置及其製造方法 | |
| US12328946B2 (en) | ESD protection decoupled from diffusion | |
| CN103339630B (zh) | 具有非对称结构的绝缘体上半导体器件 | |
| CN106486473B (zh) | 静电放电保护结构及其形成方法 | |
| US9171952B2 (en) | Low gate-to-drain capacitance fully merged finFET | |
| CN103378084B (zh) | 存储装置 | |
| CN111180450B (zh) | 一种半导体器件及其制作方法、电子装置 | |
| US20250393283A1 (en) | Thin film transistors having self-aligned contact metallization | |
| CN110690210A (zh) | 栅极接地n型金属氧化物半导体晶体管 | |
| CN117790505A (zh) | 半导体结构及半导体结构的形成方法 | |
| CN114823705A (zh) | 三维存储器及其制备方法、存储器系统 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20140718 Free format text: JAPANESE INTERMEDIATE CODE: A821 Effective date: 20140718 |
|
| A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20140718 |
|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A821 Effective date: 20140729 |
|
| A871 | Explanation of circumstances concerning accelerated examination |
Free format text: JAPANESE INTERMEDIATE CODE: A871 Effective date: 20140729 |
|
| A975 | Report on accelerated examination |
Free format text: JAPANESE INTERMEDIATE CODE: A971005 Effective date: 20140909 |
|
| A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20140916 |
|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20141125 Free format text: JAPANESE INTERMEDIATE CODE: A821 Effective date: 20141125 |
|
| TRDD | Decision of grant or rejection written | ||
| A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20141224 |
|
| A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20150120 |
|
| R150 | Certificate of patent or registration of utility model |
Ref document number: 5686896 Country of ref document: JP Free format text: JAPANESE INTERMEDIATE CODE: R150 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |