JP5567818B2 - 半導体インターポーザ及びその製造方法(3次元チップ・スタックのためのシリコン・インターポーザのテスト) - Google Patents
半導体インターポーザ及びその製造方法(3次元チップ・スタックのためのシリコン・インターポーザのテスト) Download PDFInfo
- Publication number
- JP5567818B2 JP5567818B2 JP2009247468A JP2009247468A JP5567818B2 JP 5567818 B2 JP5567818 B2 JP 5567818B2 JP 2009247468 A JP2009247468 A JP 2009247468A JP 2009247468 A JP2009247468 A JP 2009247468A JP 5567818 B2 JP5567818 B2 JP 5567818B2
- Authority
- JP
- Japan
- Prior art keywords
- interconnect
- interposer
- test
- subassembly
- silicon interposer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/67—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
- H01L21/683—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L21/6835—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/26—Testing of individual semiconductor devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/67—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L22/00—Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L22/00—Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
- H01L22/10—Measuring as part of the manufacturing process
- H01L22/14—Measuring as part of the manufacturing process for electrical parameters, e.g. resistance, deep-levels, CV, diffusions by electrical means
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/12—Mountings, e.g. non-detachable insulating substrates
- H01L23/14—Mountings, e.g. non-detachable insulating substrates characterised by the material or its electrical properties
- H01L23/147—Semiconductor insulating substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L24/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/014—Solder alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/095—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00 with a principal constituent of the material being a combination of two or more materials provided in the groups H01L2924/013 - H01L2924/0715
- H01L2924/097—Glass-ceramics, e.g. devitrified glass
- H01L2924/09701—Low temperature co-fired ceramic [LTCC]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/1901—Structure
- H01L2924/1904—Component type
- H01L2924/19041—Component type being a capacitor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/1901—Structure
- H01L2924/1904—Component type
- H01L2924/19043—Component type being a resistor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/30105—Capacitance
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Semiconductor Integrated Circuits (AREA)
- Testing Of Individual Semiconductor Devices (AREA)
- Testing Or Measuring Of Semiconductors Or The Like (AREA)
Description
125 シリコン・インターポーザ
140 導電性ガラス・ハンドラー(導電性板状部材)
145 電圧バイアス
150 テスト・プローブ・アセンブリ
151,152,153 導電性プローブ
210,215,220 充填型貫通バイア
230 VDDプレーン
235 GNDプレーン
250 DTキャパシタ
260,262,264 上面ボンディング・パッド
270 導電性接着層
275 シリコン・インターポーザ・サブアセンブリ
280 残存レジスト領域
Claims (17)
- 互いに対応する主表面である第1表面及び第2表面、並びに前記第1表面から前記第2表面まで延びる第1相互接続体、第2相互接続体及び第3相互接続体を有する半導体材料のインターポーザ・サブアセンブリを形成するステップと、
前記インターポーザ・サブアセンブリの前記第1表面上に非導電層を形成するステップと、
前記第1相互接続体及び前記第2相互接続体の上以外の場所にある非導電層を残存非導電層として残し且つ前記第1相互接続体及び前記第2相互接続体で開口領域を形成するように前記非導電層を選択的に除去するステップと、
前記開口領域および前記残存非導電層を覆うように前記インターポーザ・サブアセンブリの前記第1表面上に導電性接着層を形成するステップと
を含む半導体インターポーザの製造方法。 - 更に、前記インターポーザ・サブアセンブリの前記第1表面に隣接する前記導電性接着層上に導電性板状部材を配置するステップを含む、請求項1に記載の製造方法。
- 更に、前記インターポーザ・サブアセンブリの前記第2表面の前記第1相互接続体に第1テスト・プローブを接触させ、前記インターポーザ・サブアセンブリの前記第2表面の前記第2相互接続体に第2テスト・プローブを接触させるステップを含む、請求項1に記載の製造方法。
- 前記半導体インターポーザの前記第2表面の前記第1テスト・プローブ及び前記第2テスト・プローブの間にテスト電圧を印加し、前記第1テスト・プローブから前記第1相互接続体、前記導電性接着層、及び前記第2相互接続体を介して前記第2テスト・プローブに電流が流れるか否かをテストするステップを含み、前記半導体インターポーザの前記第2表面が、前記第1テスト・プローブ及び前記第2テスト・プローブを介して同じ側からのテストを行わせるテスト側表面である、請求項3に記載の製造方法。
- 更に、前記インターポーザ・サブアセンブリの前記第2表面の前記第1相互接続体に第1テスト・プローブを接触させるステップと、
前記半導体インターポーザの前記導電性板状部材にテスト電圧を印加するステップとを含む、請求項2に記載の製造方法。 - 更に、前記インターポーザ・サブアセンブリの前記第2表面の前記第1相互接続体に第1テスト・プローブを接触させるステップと、
前記半導体インターポーザ内の前記第1相互接続体をテストするために前記導電性板状部材及び前記第1テスト・プローブの間にテスト電圧を印加するステップとを含む、請求項2に記載の製造方法。 - 更に、前記半導体材料のインターポーザ・サブアセンブリの内部で且つ前記第1相互接続体及び前記第2相互接続体の間に電子回路を形成するステップを含む、請求項1に記載の製造方法。
- 前記電子回路が深いトレンチ・キャパシタである、請求項7に記載の製造方法。
- 前記第1相互接続体、前記第2相互接続体及び前記第3相互接続体のうち前記インターポーザ・サブアセンブリの前記第2表面に隣接する部分が、充填型の貫通バイアである、請求項1に記載の製造方法。
- 前記第1相互接続体、前記第2相互接続体及び前記第3相互接続体のうち前記インターポーザ・サブアセンブリの前記第1表面に隣接する部分が、ボンディング・パッドである、請求項1に記載の製造方法。
- 更に、前記インターポーザ・サブアセンブリの前記第2表面にフリップ・チップ・キャリアを取り付けるステップを含む、請求項4に記載の製造方法。
- 更に、前記インターポーザ・サブアセンブリから前記導電性板状部材を除去するステップを含む、請求項11に記載の製造方法。
- 前記半導体インターポーザはシリコン・インターポーザであり、更に、前記シリコン・インターポーザに集積回路を取り付けるステップを含む、請求項12に記載の製造方法。
- 互いに対向する主表面である第1表面及び第2表面、並びに前記第1表面から前記第2表面まで延びる第1相互接続体、第2相互接続体及び第3相互接続体を有する半導体材料のインターポーザ・サブアセンブリと、
前記インターポーザ・サブアセンブリの前記第1表面上に設けられた非導電層であって、前記非導電層は、前記第1相互接続体及び前記第2相互接続体の上以外の場所にある非導電層を残存非導電層として残し且つ前記第1相互接続体及び前記第2相互接続体に開口領域を形成する、前記非導電層と、
前記開口領域および前記残存非導電層を覆うように前記インターポーザ・サブアセンブリの前記第1表面上に設けられた導電性接着層と、
を備え、
更に、前記インターポーザ・サブアセンブリの前記第1表面に隣接して前記導電性接着層上に設けられた導電性板状部材を備える、
半導体インターポーザ。 - 前記インターポーザ・サブアセンブリの前記第2表面の前記第1相互接続体に接触された第1テスト・プローブと、前記インターポーザ・サブアセンブリの前記第2表面の前記第2相互接続体に接触された第2テスト・プローブとを備える、請求項14に記載の半導体インターポーザ。
- 更に、前記半導体材料のインターポーザ・サブアセンブリの内部で且つ前記第1相互接続体及び前記第2相互接続体の間に設けられた電子回路を備える、請求項14に記載の半導体インターポーザ。
- 前記第1相互接続体、前記第2相互接続体及び前記第3相互接続体のうち前記インターポーザ・サブアセンブリの前記第2表面に隣接する部分が、充填型の貫通バイアであり、
前記第1相互接続体、前記第2相互接続体及び前記第3相互接続体のうち前記インターポーザ・サブアセンブリの前記第1表面に隣接する部分が、ボンディング・パッドである、請求項14に記載の半導体インターポーザ。
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/343,678 US7863106B2 (en) | 2008-12-24 | 2008-12-24 | Silicon interposer testing for three dimensional chip stack |
US12/343678 | 2008-12-24 |
Publications (2)
Publication Number | Publication Date |
---|---|
JP2010153797A JP2010153797A (ja) | 2010-07-08 |
JP5567818B2 true JP5567818B2 (ja) | 2014-08-06 |
Family
ID=42264808
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP2009247468A Expired - Fee Related JP5567818B2 (ja) | 2008-12-24 | 2009-10-28 | 半導体インターポーザ及びその製造方法(3次元チップ・スタックのためのシリコン・インターポーザのテスト) |
Country Status (3)
Country | Link |
---|---|
US (1) | US7863106B2 (ja) |
JP (1) | JP5567818B2 (ja) |
KR (1) | KR101120683B1 (ja) |
Families Citing this family (26)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9406561B2 (en) * | 2009-04-20 | 2016-08-02 | International Business Machines Corporation | Three dimensional integrated circuit integration using dielectric bonding first and through via formation last |
JP5697910B2 (ja) | 2010-07-06 | 2015-04-08 | 古野電気株式会社 | 閾値設定方法、物標探知方法、閾値設定装置、物標探知装置、閾値設定プログラム、および物標探知プログラム |
US8584354B2 (en) * | 2010-08-26 | 2013-11-19 | Corning Incorporated | Method for making glass interposer panels |
US8922230B2 (en) * | 2011-05-11 | 2014-12-30 | Taiwan Semiconductor Manufacturing Company, Ltd. | 3D IC testing apparatus |
US8773157B2 (en) | 2011-06-30 | 2014-07-08 | Imec | Test circuit for testing through-silicon-vias in 3D integrated circuits |
EP2541415B1 (en) | 2011-06-30 | 2014-01-01 | Imec | Fault mode circuits |
US8691691B2 (en) | 2011-07-29 | 2014-04-08 | International Business Machines Corporation | TSV pillar as an interconnecting structure |
US8563403B1 (en) | 2012-06-27 | 2013-10-22 | International Business Machines Corporation | Three dimensional integrated circuit integration using alignment via/dielectric bonding first and through via formation last |
US9245836B2 (en) * | 2012-06-28 | 2016-01-26 | Soitec | Interposers including fluidic microchannels and related structures and methods |
EP2682788B1 (en) * | 2012-07-06 | 2016-12-21 | ams AG | Circuit arrangement and method for disturber detection |
FR2993396B1 (fr) * | 2012-07-11 | 2015-05-15 | Commissariat Energie Atomique | Dispositif de test electrique d'interconnexions d'un dispositif microelectronique |
TWI497661B (zh) | 2012-08-15 | 2015-08-21 | Ind Tech Res Inst | 半導體基板 |
US9343393B2 (en) | 2012-08-15 | 2016-05-17 | Industrial Technology Research Institute | Semiconductor substrate assembly with embedded resistance element |
TWI468704B (zh) | 2012-11-19 | 2015-01-11 | Ind Tech Res Inst | 中介層的測試方法 |
EP2790027B1 (en) | 2013-04-08 | 2017-10-18 | Imec | Two-step interconnect testing of semiconductor dies |
US9435846B2 (en) | 2013-05-21 | 2016-09-06 | Esilicon Corporation | Testing of thru-silicon vias |
US9658281B2 (en) * | 2013-10-25 | 2017-05-23 | Taiwan Semiconductor Manufacturing Company Limited | Alignment testing for tiered semiconductor structure |
US9851398B2 (en) * | 2015-03-30 | 2017-12-26 | Globalfoundries Inc. | Via leakage and breakdown testing |
US9929085B2 (en) | 2016-06-02 | 2018-03-27 | Globalfoundries Inc. | Integrated circuit structure having deep trench capacitor and through-silicon via and method of forming same |
US9892970B2 (en) | 2016-06-02 | 2018-02-13 | Globalfoundries Inc. | Integrated circuit structure having deep trench capacitor and through-silicon via and method of forming same |
US10109540B2 (en) * | 2016-06-08 | 2018-10-23 | International Business Machines Corporation | Fabrication of sacrificial interposer test structure |
US10928740B2 (en) | 2017-02-03 | 2021-02-23 | Kla Corporation | Three-dimensional calibration structures and methods for measuring buried defects on a three-dimensional semiconductor wafer |
JP6985196B2 (ja) * | 2018-03-27 | 2021-12-22 | 日東電工株式会社 | 抵抗測定装置、フィルム製造装置および導電性フィルムの製造方法 |
CN113838766A (zh) * | 2020-06-23 | 2021-12-24 | 祁昌股份有限公司 | 一种用于封装基板的同侧电性测量方法及一种封装基板 |
US20220155364A1 (en) * | 2020-11-19 | 2022-05-19 | Advantest Test Solutions, Inc. | Wafer scale active thermal interposer for device testing |
CN112509937B (zh) * | 2020-11-30 | 2023-06-30 | 珠海天成先进半导体科技有限公司 | 一种双面基板的电通断测试方法 |
Family Cites Families (41)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4724383A (en) * | 1985-05-03 | 1988-02-09 | Testsystems, Inc. | PC board test fixture |
JPH01302826A (ja) * | 1988-05-31 | 1989-12-06 | Canon Inc | 電気回路装置 |
US5198756A (en) * | 1991-07-29 | 1993-03-30 | Atg-Electronics Inc. | Test fixture wiring integrity verification device |
US5483251A (en) * | 1992-12-31 | 1996-01-09 | At&T Corp. | Abridgment of text-based display information |
JPH08171712A (ja) * | 1994-08-26 | 1996-07-02 | Aiwa Co Ltd | 側面露出型薄膜磁気ヘッド並びにその製造方法 |
US5563754A (en) | 1994-08-26 | 1996-10-08 | Aiwa Research And Development, Inc. | Thin film magnetic head including a durable wear layer and gap structure |
US5754377A (en) * | 1994-08-26 | 1998-05-19 | Aiwa Research And Development, Inc. | Thin film magnetic head including an elevated gap structure |
US5801909A (en) * | 1994-08-26 | 1998-09-01 | Aiwa Research And Development, Inc. | Thin film magnetic head including durable wear layer and non-magnetic gap structures |
US5748417A (en) * | 1994-08-26 | 1998-05-05 | Aiwa Research And Development, Inc. | Thin film magnetic head including layered magnetic side poles |
US5673474A (en) * | 1994-08-26 | 1997-10-07 | Aiwa Research And Development, Inc. | Method of fabricating a thin film magnetic head including layered magnetic side poles |
US5490028A (en) * | 1994-08-26 | 1996-02-06 | Aiwa Research And Development, Inc. | Thin film magnetic head including an integral layered shield structure |
US5544774A (en) * | 1994-08-26 | 1996-08-13 | Aiwa Research And Development, Inc. | Method of eliminating pole recession in a thin film magnetic head |
US5684660A (en) * | 1995-02-17 | 1997-11-04 | Aiwa Research And Development, Inc. | Thin film coil head assembly with protective planarizing cocoon structure |
US5621594A (en) * | 1995-02-17 | 1997-04-15 | Aiwa Research And Development, Inc. | Electroplated thin film conductor coil assembly |
JP3724606B2 (ja) * | 1995-05-22 | 2005-12-07 | 日立化成工業株式会社 | 半導体チップの接続構造及びこれに用いる配線基板 |
EP0751566A3 (en) | 1995-06-30 | 1997-02-26 | Ibm | Metal thin film barrier for electrical connections |
US5621841A (en) * | 1995-09-20 | 1997-04-15 | Siecor Corporation | Optical fiber cable containing ribbons in stranded tubes |
US5818246A (en) * | 1996-05-07 | 1998-10-06 | Zhong; George Guozhen | Automatic multi-probe PWB tester |
US5844412A (en) * | 1996-12-19 | 1998-12-01 | Teradyne, Inc. | Board test apparatus and method for fast capacitance measurement |
US6190509B1 (en) * | 1997-03-04 | 2001-02-20 | Tessera, Inc. | Methods of making anisotropic conductive elements for use in microelectronic packaging |
US6177728B1 (en) * | 1998-04-28 | 2001-01-23 | International Business Machines Corporation | Integrated circuit chip device having balanced thermal expansion |
US6294908B1 (en) * | 1998-07-16 | 2001-09-25 | Compaq Computer Corporation | Top and bottom access functional test fixture |
JP4034888B2 (ja) | 1998-10-30 | 2008-01-16 | イビデン株式会社 | プリント配線板におけるテストクーポン |
US6351028B1 (en) * | 1999-02-08 | 2002-02-26 | Micron Technology, Inc. | Multiple die stack apparatus employing T-shaped interposer elements |
JP3436170B2 (ja) * | 1999-02-16 | 2003-08-11 | 日本電気株式会社 | 異方性導電フィルム、これを用いた半導体装置及びその製造方法 |
JP2000258495A (ja) * | 1999-03-12 | 2000-09-22 | Oki Electric Ind Co Ltd | 半導体デバイス試験装置 |
JP2000306948A (ja) * | 1999-04-21 | 2000-11-02 | Rohm Co Ltd | 半導体装置、およびその製造方法 |
US6528343B1 (en) * | 1999-05-12 | 2003-03-04 | Hitachi, Ltd. | Semiconductor device its manufacturing method and electronic device |
WO2000077850A1 (en) | 1999-06-10 | 2000-12-21 | Toyo Kohan Co., Ltd. | Clad plate for forming interposer for semiconductor device, interposer for semiconductor device, and method of manufacturing them |
JP4034477B2 (ja) | 1999-07-01 | 2008-01-16 | 株式会社日立製作所 | インターポーザ及びその製造方法とそれを用いた回路モジュール |
JP2002118210A (ja) * | 2000-10-10 | 2002-04-19 | Hitachi Cable Ltd | 半導体装置用インタポーザ及びこれを用いた半導体装置 |
JP3648596B2 (ja) * | 2000-10-17 | 2005-05-18 | カシオ計算機株式会社 | 半導体チップの接合構造およびその構造を備えた表示装置 |
TW554191B (en) * | 2000-12-16 | 2003-09-21 | Au Optronics Corp | Laminating structure and its forming method |
US6729019B2 (en) * | 2001-07-11 | 2004-05-04 | Formfactor, Inc. | Method of manufacturing a probe card |
US6734681B2 (en) * | 2001-08-10 | 2004-05-11 | James Sabey | Apparatus and methods for testing circuit boards |
TW531868B (en) * | 2001-08-21 | 2003-05-11 | Au Optronics Corp | Soldering type anisotropic conductive film |
JP2003100962A (ja) | 2001-09-26 | 2003-04-04 | Toshiba Corp | インターポーザ及びその製造方法 |
TW590219U (en) * | 2003-03-12 | 2004-06-01 | Hon Hai Prec Ind Co Ltd | Tester for mainboards |
JP2005340469A (ja) * | 2004-05-26 | 2005-12-08 | Matsushita Electric Ind Co Ltd | 回路基板用コンポジットシート、積層シート、シート構造体、回路基板、シート構造体の製造方法及び回路基板の製造方法 |
US7129732B1 (en) * | 2005-11-18 | 2006-10-31 | Endicott Interconnect Technologies, Inc. | Substrate test apparatus and method of testing substrates |
US7390700B2 (en) * | 2006-04-07 | 2008-06-24 | Texas Instruments Incorporated | Packaged system of semiconductor chips having a semiconductor interposer |
-
2008
- 2008-12-24 US US12/343,678 patent/US7863106B2/en active Active
-
2009
- 2009-08-21 KR KR1020090077803A patent/KR101120683B1/ko not_active IP Right Cessation
- 2009-10-28 JP JP2009247468A patent/JP5567818B2/ja not_active Expired - Fee Related
Also Published As
Publication number | Publication date |
---|---|
US20100155888A1 (en) | 2010-06-24 |
US7863106B2 (en) | 2011-01-04 |
KR20100075360A (ko) | 2010-07-02 |
KR101120683B1 (ko) | 2012-03-26 |
JP2010153797A (ja) | 2010-07-08 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP5567818B2 (ja) | 半導体インターポーザ及びその製造方法(3次元チップ・スタックのためのシリコン・インターポーザのテスト) | |
CN111554690B (zh) | 用于测试三维存储器设备的结构和方法 | |
KR101998927B1 (ko) | Esd 테스트를 위한 반도체 디바이스 및 집적 회로와 이를 테스트하는 방법 | |
US8604626B2 (en) | Reduced susceptibility to electrostatic discharge during 3D semiconductor device bonding and assembly | |
US8664540B2 (en) | Interposer testing using dummy connections | |
TWI411071B (zh) | 積體電路封裝及其製造方法 | |
US7727887B2 (en) | Method for improved power distribution in a three dimensional vertical integrated circuit | |
US8222079B2 (en) | Semiconductor device and method of making semiconductor device | |
US20220359456A1 (en) | Semiconductor structure and methods for bonding tested wafers and testing pre-bonded wafers | |
US10062668B2 (en) | Semiconductor electronic device with improved testing features and corresponding packaging method | |
JP2005072596A (ja) | チップスタックパッケージとその製造方法 | |
JP2013544445A (ja) | 段状に形成されたシリコン貫通電極を有する複数の積層能動チップを備えた超小型電子アセンブリ | |
TWI758072B (zh) | 封裝及其形成方法 | |
JP2005268611A (ja) | 半導体装置の製造方法 | |
US20200176427A1 (en) | Trimmable banked capacitor | |
US7701064B2 (en) | Apparatus for improved power distribution in a three dimensional vertical integrated circuit | |
TWI717081B (zh) | 中介層電路、基材上覆晶圓上覆晶片電路與利用介面電路的方法 | |
TWI621194B (zh) | 測試介面板組件 | |
US8802454B1 (en) | Methods of manufacturing a semiconductor structure | |
US10267847B2 (en) | Probe head structure of probe card and testing method | |
CN110379767A (zh) | 晶圆级封装芯片通孔互连的方法以及芯片的测试方法 | |
US9842827B2 (en) | Wafer level system in package (SiP) using a reconstituted wafer and method of making | |
TW202309541A (zh) | 測試設備以及其使用方法 | |
Ramalingam et al. | A New Class of High-Capacity, Resource-Rich Field-Programmable Gate Arrays Enabled by Three-Dimensional Integration Chip-Stacked Silicon Interconnect Technology | |
CN114883311A (zh) | 接合的晶圆结构及其制作方法 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20120511 |
|
A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20140107 |
|
A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20140325 |
|
TRDD | Decision of grant or rejection written | ||
A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20140603 |
|
A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20140620 |
|
R150 | Certificate of patent or registration of utility model |
Ref document number: 5567818 Country of ref document: JP Free format text: JAPANESE INTERMEDIATE CODE: R150 |
|
LAPS | Cancellation because of no payment of annual fees |