JP5559329B2 - 構造体および構造体を形成する方法 - Google Patents
構造体および構造体を形成する方法 Download PDFInfo
- Publication number
- JP5559329B2 JP5559329B2 JP2012524743A JP2012524743A JP5559329B2 JP 5559329 B2 JP5559329 B2 JP 5559329B2 JP 2012524743 A JP2012524743 A JP 2012524743A JP 2012524743 A JP2012524743 A JP 2012524743A JP 5559329 B2 JP5559329 B2 JP 5559329B2
- Authority
- JP
- Japan
- Prior art keywords
- pitch
- conductive lines
- conductive
- lines
- vertical plane
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/34—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies not provided for in groups H01L21/18, H10D48/04 and H10D48/07, with or without impurities, e.g. doping materials
- H01L21/44—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/38 - H01L21/428
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/311—Etching the insulating layers by chemical or physical means
- H01L21/31144—Etching the insulating layers by chemical or physical means using masks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
- H01L21/76816—Aspects relating to the layout of the pattern or to the size of vias or trenches
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76885—By forming conductive members before deposition of protective insulating material, e.g. pillars, studs
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/5226—Via connections in a multilevel interconnection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/528—Layout of the interconnection structure
- H01L23/5283—Cross-sectional geometry
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Geometry (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US12/540,759 US8247904B2 (en) | 2009-08-13 | 2009-08-13 | Interconnection between sublithographic-pitched structures and lithographic-pitched structures |
| US12/540,759 | 2009-08-13 | ||
| PCT/US2010/044326 WO2011019552A1 (en) | 2009-08-13 | 2010-08-04 | Interconnection between sublithographic-pitched structures and lithographic-pitched structures |
Publications (3)
| Publication Number | Publication Date |
|---|---|
| JP2013502072A JP2013502072A (ja) | 2013-01-17 |
| JP2013502072A5 JP2013502072A5 (enExample) | 2013-10-10 |
| JP5559329B2 true JP5559329B2 (ja) | 2014-07-23 |
Family
ID=43586394
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2012524743A Expired - Fee Related JP5559329B2 (ja) | 2009-08-13 | 2010-08-04 | 構造体および構造体を形成する方法 |
Country Status (7)
| Country | Link |
|---|---|
| US (1) | US8247904B2 (enExample) |
| JP (1) | JP5559329B2 (enExample) |
| CN (1) | CN102473649B (enExample) |
| DE (1) | DE112010003269B4 (enExample) |
| GB (1) | GB2485493B (enExample) |
| TW (1) | TWI527154B (enExample) |
| WO (1) | WO2011019552A1 (enExample) |
Families Citing this family (9)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7405147B2 (en) * | 2004-01-30 | 2008-07-29 | International Business Machines Corporation | Device and methodology for reducing effective dielectric constant in semiconductor devices |
| US9105590B2 (en) * | 2011-08-10 | 2015-08-11 | United Microelectronics Corp. | Semiconductor structure having material layers which are level with each other and manufacturing method thereof |
| US20130320451A1 (en) * | 2012-06-01 | 2013-12-05 | Taiwan Semiconductor Manufacturing Company, Ltd., ("Tsmc") | Semiconductor device having non-orthogonal element |
| US9581899B2 (en) * | 2012-11-27 | 2017-02-28 | International Business Machines Corporation | 2-dimensional patterning employing tone inverted graphoepitaxy |
| US9136168B2 (en) * | 2013-06-28 | 2015-09-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Conductive line patterning |
| US10014256B2 (en) | 2014-06-13 | 2018-07-03 | Intel Corporation | Unidirectional metal on layer with ebeam |
| US9306164B1 (en) | 2015-01-30 | 2016-04-05 | International Business Machines Corporation | Electrode pair fabrication using directed self assembly of diblock copolymers |
| KR102705024B1 (ko) | 2016-12-14 | 2024-09-09 | 삼성전자주식회사 | 반도체 장치 |
| US10361158B2 (en) | 2017-08-29 | 2019-07-23 | Micron Technology, Inc. | Integrated assemblies having structures along a first pitch coupled with structures along a second pitch different from the first pitch |
Family Cites Families (28)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| AU610249B2 (en) * | 1987-09-29 | 1991-05-16 | Microelectronics And Computer Technology Corporation | Customizable circuitry |
| US5886410A (en) * | 1996-06-26 | 1999-03-23 | Intel Corporation | Interconnect structure with hard mask and low dielectric constant materials |
| US6262487B1 (en) | 1998-06-23 | 2001-07-17 | Kabushiki Kaisha Toshiba | Semiconductor integrated circuit device, semiconductor integrated circuit wiring method, and cell arranging method |
| US6194667B1 (en) | 1998-08-19 | 2001-02-27 | International Business Machines Corporation | Receptor pad structure for chip carriers |
| US6795367B1 (en) * | 2000-05-16 | 2004-09-21 | Micron Technology, Inc. | Layout technique for address signal lines in decoders including stitched blocks |
| JP2001352053A (ja) * | 2000-06-08 | 2001-12-21 | Nikon Corp | 固体撮像装置 |
| US6531357B2 (en) * | 2000-08-17 | 2003-03-11 | Kabushiki Kaisha Toshiba | Method of manufacturing a semiconductor device |
| JP3964608B2 (ja) * | 2000-08-17 | 2007-08-22 | 株式会社東芝 | 半導体装置 |
| JP2003330385A (ja) * | 2002-05-17 | 2003-11-19 | Dainippon Printing Co Ltd | 電極パターンおよびその検査方法 |
| JP2004048032A (ja) * | 2002-07-12 | 2004-02-12 | Sharp Corp | 配線構造、表示装置および能動素子基板 |
| DE10259634B4 (de) | 2002-12-18 | 2008-02-21 | Qimonda Ag | Verfahren zur Herstellung von Kontakten auf einem Wafer |
| JP4498088B2 (ja) * | 2004-10-07 | 2010-07-07 | 株式会社東芝 | 半導体記憶装置およびその製造方法 |
| JP2006173186A (ja) * | 2004-12-13 | 2006-06-29 | Toshiba Corp | 半導体装置、パターンレイアウト作成方法および露光マスク |
| JP4936659B2 (ja) * | 2004-12-27 | 2012-05-23 | 株式会社東芝 | 半導体装置の製造方法 |
| DE602005023597D1 (de) * | 2005-07-08 | 2010-10-28 | St Microelectronics Srl | Verfahren zur Realisierung einer elektrischen Verbindung in einer elektronischen Halbleitervorrichtung zwischen einem nanometrischen Schaltungsarchitektur und elektronischen Standardkomponenten |
| US8618221B2 (en) | 2005-10-14 | 2013-12-31 | Wisconsin Alumni Research Foundation | Directed assembly of triblock copolymers |
| JP2007194496A (ja) * | 2006-01-20 | 2007-08-02 | Toshiba Corp | 半導体集積回路 |
| US20080085600A1 (en) * | 2006-10-10 | 2008-04-10 | Toshiharu Furukawa | Method of forming lithographic and sub-lithographic dimensioned structures |
| US7553760B2 (en) * | 2006-10-19 | 2009-06-30 | International Business Machines Corporation | Sub-lithographic nano interconnect structures, and method for forming same |
| TWM314988U (en) * | 2006-12-29 | 2007-07-01 | Innolux Display Corp | Flexible printed circuit board |
| US7767099B2 (en) | 2007-01-26 | 2010-08-03 | International Business Machines Corporaiton | Sub-lithographic interconnect patterning using self-assembling polymers |
| US7964107B2 (en) * | 2007-02-08 | 2011-06-21 | Micron Technology, Inc. | Methods using block copolymer self-assembly for sub-lithographic patterning |
| US8018070B2 (en) * | 2007-04-20 | 2011-09-13 | Qimonda Ag | Semiconductor device, method for manufacturing semiconductor devices and mask systems used in the manufacturing of semiconductor devices |
| US20090001045A1 (en) * | 2007-06-27 | 2009-01-01 | International Business Machines Corporation | Methods of patterning self-assembly nano-structure and forming porous dielectric |
| US7741721B2 (en) * | 2007-07-31 | 2010-06-22 | International Business Machines Corporation | Electrical fuses and resistors having sublithographic dimensions |
| JP2008047904A (ja) * | 2007-08-10 | 2008-02-28 | Hitachi Ltd | 半導体装置 |
| JP2009042660A (ja) * | 2007-08-10 | 2009-02-26 | Renesas Technology Corp | 半導体装置、フォトマスク、半導体装置の製造方法およびパターンレイアウト方法 |
| US8043964B2 (en) * | 2009-05-20 | 2011-10-25 | Micron Technology, Inc. | Method for providing electrical connections to spaced conductive lines |
-
2009
- 2009-08-13 US US12/540,759 patent/US8247904B2/en active Active
-
2010
- 2010-08-04 JP JP2012524743A patent/JP5559329B2/ja not_active Expired - Fee Related
- 2010-08-04 WO PCT/US2010/044326 patent/WO2011019552A1/en not_active Ceased
- 2010-08-04 DE DE112010003269.6T patent/DE112010003269B4/de not_active Expired - Fee Related
- 2010-08-04 CN CN201080035469.9A patent/CN102473649B/zh active Active
- 2010-08-04 GB GB1200163.2A patent/GB2485493B/en not_active Expired - Fee Related
- 2010-08-06 TW TW099126312A patent/TWI527154B/zh not_active IP Right Cessation
Also Published As
| Publication number | Publication date |
|---|---|
| WO2011019552A1 (en) | 2011-02-17 |
| TW201123351A (en) | 2011-07-01 |
| US20110037175A1 (en) | 2011-02-17 |
| GB201200163D0 (en) | 2012-02-15 |
| CN102473649A (zh) | 2012-05-23 |
| TWI527154B (zh) | 2016-03-21 |
| GB2485493B (en) | 2014-01-15 |
| DE112010003269T5 (de) | 2013-04-25 |
| US8247904B2 (en) | 2012-08-21 |
| CN102473649B (zh) | 2015-03-18 |
| JP2013502072A (ja) | 2013-01-17 |
| GB2485493A (en) | 2012-05-16 |
| DE112010003269B4 (de) | 2014-05-15 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP5559329B2 (ja) | 構造体および構造体を形成する方法 | |
| JP5505904B2 (ja) | 二次元自己組織化サブリソグラフィ・ナノスケール構造およびこれを製造するための方法(自己組織化材料を用いた二次元パターニング) | |
| JP5528355B2 (ja) | ナノスケール構造及びその製造方法 | |
| TWI540621B (zh) | 用於後段製程(beol)互連之前層自對準通孔及插塞圖案化 | |
| CN100578752C (zh) | 形成互联结构的方法 | |
| US9349640B1 (en) | Electrode pair fabrication using directed self assembly of diblock copolymers | |
| US7741721B2 (en) | Electrical fuses and resistors having sublithographic dimensions | |
| KR20170070149A (ko) | 블록 공중합체의 직접 자기 조립을 사용하는 자기 정렬 패턴화 | |
| CN101611349A (zh) | 使用自组装聚合物进行亚光刻互连构图的方法 | |
| KR100875662B1 (ko) | 반도체 소자의 패턴 형성 방법 | |
| KR101422944B1 (ko) | 자가 정렬된 상호연결부들을 갖춘 반도체 디바이스 | |
| CN108447777B (zh) | 自对准双重图型化用的可变空间心轴切割 | |
| US20140353762A1 (en) | Multi-orientation semiconductor devices employing directed self-assembly | |
| TW202314970A (zh) | 包含通孔的積體電路裝置及其形成方法 | |
| US9349607B1 (en) | Method of forming line pattern | |
| CN111477586A (zh) | 形成图案的方法及对集成式组合件的导电结构进行图案化的方法 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20130408 |
|
| RD12 | Notification of acceptance of power of sub attorney |
Free format text: JAPANESE INTERMEDIATE CODE: A7432 Effective date: 20130801 |
|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20130805 |
|
| A871 | Explanation of circumstances concerning accelerated examination |
Free format text: JAPANESE INTERMEDIATE CODE: A871 Effective date: 20130805 |
|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A821 Effective date: 20130801 |
|
| A975 | Report on accelerated examination |
Free format text: JAPANESE INTERMEDIATE CODE: A971005 Effective date: 20131001 |
|
| A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20131105 |
|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20140129 |
|
| TRDD | Decision of grant or rejection written | ||
| A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20140513 |
|
| RD14 | Notification of resignation of power of sub attorney |
Free format text: JAPANESE INTERMEDIATE CODE: A7434 Effective date: 20140513 |
|
| A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20140605 |
|
| R150 | Certificate of patent or registration of utility model |
Ref document number: 5559329 Country of ref document: JP Free format text: JAPANESE INTERMEDIATE CODE: R150 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| LAPS | Cancellation because of no payment of annual fees |