JP4871973B2 - 半導体薄膜素子の製造方法並びに半導体ウエハ、及び、半導体薄膜素子 - Google Patents
半導体薄膜素子の製造方法並びに半導体ウエハ、及び、半導体薄膜素子 Download PDFInfo
- Publication number
- JP4871973B2 JP4871973B2 JP2009109282A JP2009109282A JP4871973B2 JP 4871973 B2 JP4871973 B2 JP 4871973B2 JP 2009109282 A JP2009109282 A JP 2009109282A JP 2009109282 A JP2009109282 A JP 2009109282A JP 4871973 B2 JP4871973 B2 JP 4871973B2
- Authority
- JP
- Japan
- Prior art keywords
- layer
- substrate
- semiconductor
- single crystal
- bonding
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10P—GENERIC PROCESSES OR APPARATUS FOR THE MANUFACTURE OR TREATMENT OF DEVICES COVERED BY CLASS H10
- H10P14/00—Formation of materials, e.g. in the shape of layers or pillars
- H10P14/20—Formation of materials, e.g. in the shape of layers or pillars of semiconductor materials
- H10P14/32—Formation of materials, e.g. in the shape of layers or pillars of semiconductor materials characterised by intermediate layers between substrates and deposited layers
- H10P14/3202—Materials thereof
- H10P14/3214—Materials thereof being Group IIIA-VA semiconductors
- H10P14/3216—Nitrides
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/015—Manufacture or treatment of FETs having heterojunction interface channels or heterojunction gate electrodes, e.g. HEMT
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10F—INORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
- H10F30/00—Individual radiation-sensitive semiconductor devices in which radiation controls the flow of current through the devices, e.g. photodetectors
- H10F30/20—Individual radiation-sensitive semiconductor devices in which radiation controls the flow of current through the devices, e.g. photodetectors the devices having potential barriers, e.g. phototransistors
- H10F30/21—Individual radiation-sensitive semiconductor devices in which radiation controls the flow of current through the devices, e.g. photodetectors the devices having potential barriers, e.g. phototransistors the devices being sensitive to infrared, visible or ultraviolet radiation
- H10F30/22—Individual radiation-sensitive semiconductor devices in which radiation controls the flow of current through the devices, e.g. photodetectors the devices having potential barriers, e.g. phototransistors the devices being sensitive to infrared, visible or ultraviolet radiation the devices having only one potential barrier, e.g. photodiodes
- H10F30/223—Individual radiation-sensitive semiconductor devices in which radiation controls the flow of current through the devices, e.g. photodetectors the devices having potential barriers, e.g. phototransistors the devices being sensitive to infrared, visible or ultraviolet radiation the devices having only one potential barrier, e.g. photodiodes the potential barrier being a PIN barrier
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10F—INORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
- H10F71/00—Manufacture or treatment of devices covered by this subclass
- H10F71/127—The active layers comprising only Group III-V materials, e.g. GaAs or InP
- H10F71/1272—The active layers comprising only Group III-V materials, e.g. GaAs or InP comprising at least three elements, e.g. GaAlAs or InGaAsP
- H10F71/1274—The active layers comprising only Group III-V materials, e.g. GaAs or InP comprising at least three elements, e.g. GaAlAs or InGaAsP comprising nitrides, e.g. InGaN or InGaAlN
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10F—INORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
- H10F71/00—Manufacture or treatment of devices covered by this subclass
- H10F71/139—Manufacture or treatment of devices covered by this subclass using temporary substrates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10F—INORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
- H10F77/00—Constructional details of devices covered by this subclass
- H10F77/10—Semiconductor bodies
- H10F77/12—Active materials
- H10F77/124—Active materials comprising only Group III-V materials, e.g. GaAs
- H10F77/1246—III-V nitrides, e.g. GaN
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10F—INORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
- H10F77/00—Constructional details of devices covered by this subclass
- H10F77/10—Semiconductor bodies
- H10F77/12—Active materials
- H10F77/124—Active materials comprising only Group III-V materials, e.g. GaAs
- H10F77/1248—Active materials comprising only Group III-V materials, e.g. GaAs having three or more elements, e.g. GaAlAs, InGaAs or InGaAsP
- H10F77/12485—Active materials comprising only Group III-V materials, e.g. GaAs having three or more elements, e.g. GaAlAs, InGaAs or InGaAsP comprising nitride compounds, e.g. InGaN
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10H—INORGANIC LIGHT-EMITTING SEMICONDUCTOR DEVICES HAVING POTENTIAL BARRIERS
- H10H20/00—Individual inorganic light-emitting semiconductor devices having potential barriers, e.g. light-emitting diodes [LED]
- H10H20/01—Manufacture or treatment
- H10H20/011—Manufacture or treatment of bodies, e.g. forming semiconductor layers
- H10H20/013—Manufacture or treatment of bodies, e.g. forming semiconductor layers having light-emitting regions comprising only Group III-V materials
- H10H20/0133—Manufacture or treatment of bodies, e.g. forming semiconductor layers having light-emitting regions comprising only Group III-V materials with a substrate not being Group III-V materials
- H10H20/01335—Manufacture or treatment of bodies, e.g. forming semiconductor layers having light-emitting regions comprising only Group III-V materials with a substrate not being Group III-V materials the light-emitting regions comprising nitride materials
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10H—INORGANIC LIGHT-EMITTING SEMICONDUCTOR DEVICES HAVING POTENTIAL BARRIERS
- H10H20/00—Individual inorganic light-emitting semiconductor devices having potential barriers, e.g. light-emitting diodes [LED]
- H10H20/01—Manufacture or treatment
- H10H20/011—Manufacture or treatment of bodies, e.g. forming semiconductor layers
- H10H20/018—Bonding of wafers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10P—GENERIC PROCESSES OR APPARATUS FOR THE MANUFACTURE OR TREATMENT OF DEVICES COVERED BY CLASS H10
- H10P14/00—Formation of materials, e.g. in the shape of layers or pillars
- H10P14/20—Formation of materials, e.g. in the shape of layers or pillars of semiconductor materials
- H10P14/29—Formation of materials, e.g. in the shape of layers or pillars of semiconductor materials characterised by the substrates
- H10P14/2901—Materials
- H10P14/2902—Materials being Group IVA materials
- H10P14/2905—Silicon, silicon germanium or germanium
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10P—GENERIC PROCESSES OR APPARATUS FOR THE MANUFACTURE OR TREATMENT OF DEVICES COVERED BY CLASS H10
- H10P14/00—Formation of materials, e.g. in the shape of layers or pillars
- H10P14/20—Formation of materials, e.g. in the shape of layers or pillars of semiconductor materials
- H10P14/29—Formation of materials, e.g. in the shape of layers or pillars of semiconductor materials characterised by the substrates
- H10P14/2926—Crystal orientations
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10P—GENERIC PROCESSES OR APPARATUS FOR THE MANUFACTURE OR TREATMENT OF DEVICES COVERED BY CLASS H10
- H10P14/00—Formation of materials, e.g. in the shape of layers or pillars
- H10P14/20—Formation of materials, e.g. in the shape of layers or pillars of semiconductor materials
- H10P14/32—Formation of materials, e.g. in the shape of layers or pillars of semiconductor materials characterised by intermediate layers between substrates and deposited layers
- H10P14/3202—Materials thereof
- H10P14/3204—Materials thereof being Group IVA semiconducting materials
- H10P14/3208—Silicon carbide
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10P—GENERIC PROCESSES OR APPARATUS FOR THE MANUFACTURE OR TREATMENT OF DEVICES COVERED BY CLASS H10
- H10P14/00—Formation of materials, e.g. in the shape of layers or pillars
- H10P14/20—Formation of materials, e.g. in the shape of layers or pillars of semiconductor materials
- H10P14/34—Deposited materials, e.g. layers
- H10P14/3402—Deposited materials, e.g. layers characterised by the chemical composition
- H10P14/3404—Deposited materials, e.g. layers characterised by the chemical composition being Group IVA materials
- H10P14/3408—Silicon carbide
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10P—GENERIC PROCESSES OR APPARATUS FOR THE MANUFACTURE OR TREATMENT OF DEVICES COVERED BY CLASS H10
- H10P14/00—Formation of materials, e.g. in the shape of layers or pillars
- H10P14/20—Formation of materials, e.g. in the shape of layers or pillars of semiconductor materials
- H10P14/34—Deposited materials, e.g. layers
- H10P14/3402—Deposited materials, e.g. layers characterised by the chemical composition
- H10P14/3414—Deposited materials, e.g. layers characterised by the chemical composition being group IIIA-VIA materials
- H10P14/3416—Nitrides
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/83—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge
- H10D62/832—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge being Group IV materials comprising two or more elements, e.g. SiGe
- H10D62/8325—Silicon carbide
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/85—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group III-V materials, e.g. GaAs
- H10D62/8503—Nitride Group III-V materials, e.g. AlN or GaN
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10P—GENERIC PROCESSES OR APPARATUS FOR THE MANUFACTURE OR TREATMENT OF DEVICES COVERED BY CLASS H10
- H10P14/00—Formation of materials, e.g. in the shape of layers or pillars
- H10P14/20—Formation of materials, e.g. in the shape of layers or pillars of semiconductor materials
- H10P14/27—Formation of materials, e.g. in the shape of layers or pillars of semiconductor materials using selective deposition, e.g. simultaneous growth of monocrystalline and non-monocrystalline semiconductor materials
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10P—GENERIC PROCESSES OR APPARATUS FOR THE MANUFACTURE OR TREATMENT OF DEVICES COVERED BY CLASS H10
- H10P30/00—Ion implantation into wafers, substrates or parts of devices
- H10P30/20—Ion implantation into wafers, substrates or parts of devices into semiconductor materials, e.g. for doping
- H10P30/202—Ion implantation into wafers, substrates or parts of devices into semiconductor materials, e.g. for doping characterised by the semiconductor materials
- H10P30/204—Ion implantation into wafers, substrates or parts of devices into semiconductor materials, e.g. for doping characterised by the semiconductor materials into Group IV semiconductors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10P—GENERIC PROCESSES OR APPARATUS FOR THE MANUFACTURE OR TREATMENT OF DEVICES COVERED BY CLASS H10
- H10P30/00—Ion implantation into wafers, substrates or parts of devices
- H10P30/20—Ion implantation into wafers, substrates or parts of devices into semiconductor materials, e.g. for doping
- H10P30/208—Ion implantation into wafers, substrates or parts of devices into semiconductor materials, e.g. for doping of electrically inactive species
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02E—REDUCTION OF GREENHOUSE GAS [GHG] EMISSIONS, RELATED TO ENERGY GENERATION, TRANSMISSION OR DISTRIBUTION
- Y02E10/00—Energy generation through renewable energy sources
- Y02E10/50—Photovoltaic [PV] energy
- Y02E10/544—Solar cells from Group III-V materials
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02P—CLIMATE CHANGE MITIGATION TECHNOLOGIES IN THE PRODUCTION OR PROCESSING OF GOODS
- Y02P70/00—Climate change mitigation technologies in the production process for final industrial or consumer products
- Y02P70/50—Manufacturing or production processes characterised by the final manufactured product
Landscapes
- Recrystallisation Techniques (AREA)
- Led Devices (AREA)
- Light Receiving Elements (AREA)
- Junction Field-Effect Transistors (AREA)
Description
したがって、成長基板側の半導体層表面を分子間力接合によって別の基板上に接合することができる。また、成長基板側の半導体層表面を分子間力接合によって別の基板上に形成した金属層に直接密着させ接合し固定させ、接合した金属層と低抵抗コンタクトを形成することができる。
図1乃至図8は、本発明の第1の実施形態を示す図である。以下、これらの図を参照しながら本実施形態を説明する。
(1)剥離するための犠牲層を設ける必要がないので、製造工程が簡略化できる。
(2)平坦性のよい剥離面が得られるので、分子間力接合が可能となる。
(3)接合する分離島の剥離面のキャリア濃度を高濃度にすることができるので、金属層上に接合することで、低抵抗のオーミック接触を容易に形成する行うことができる。
(4)Si(111)基板を再利用することができる。
図9乃至図12は、本発明の第2の実施形態を説明する図である。第2の実施形態が第1の実施形態と異なる点は、Si(111)基板101上に形成する半導体層の材料が異なる点にある。したがって、Si(111)基板101からの分離島350の剥離工程及び第2の基板への接合工程は、第1の実施形態と同様であるので、本実施形態が第1の実施形態と異なる点を中心に説明する。
(1)Siの熱伝導率よりも高い熱伝導率を持つ基板を備えた3C−SiCデバイスを形成できる。
(2)3C−SiCデバイスを薄膜配線で接続することによって第2の基板上に高密度に集積できる。
図11及び図12に第2の実施形態の変形例を示す。
図11(a)及び図11(b)に示すように、本実施形態の構成要素のSiC層303の表面に窒化物半導体層403を形成して(図11(a))、前記手段によってSi(111)基板の所定の厚さ部分101bを含む分離島450をSi(111)基板101から剥離した後、分離島450を第2の基板201の表面に形成された接合層210の表面に接合した工程を備えるようにすることもできる(図11(a))。
101a エッチングされるSi(111)基板の表面側の一部
101b 分離島のSi(111)基板の所定の厚さ部分
102 バッファ層
102a 分離島のバッファ層
103 窒化物半導体層(半導体単結晶層)
103a 分離島の窒化物半導体層
150 分離島
200 被覆層
201 第2の基板(別の基板)
202 接合層
302 炭化層
302a 分離島の炭化層
303 3C−SiC層(SiC層)
303a 分離島の3C−SiC層
350 分離島
403 窒化物半導体層
450、451 分離島
Claims (20)
- Si(111)基板の表面にバッファ層と半導体単結晶層とを順次形成する第1の工程と、
前記半導体単結晶層と前記バッファ層と前記Si(111)基板の所定の厚さ部分とを含む分離島を形成する第2の工程と、
前記分離島の表面を覆う被覆層を形成する第3の工程と、
前記被覆層をマスクに前記Si(111)基板をSi(111)面に沿ってエッチングして剥離する第4の工程と、
前記分離島の剥離面を別の基板の表面に接合する第5の工程と
を備えることを特徴とする半導体薄膜素子の製造方法。 - 前記Si(111)基板は、0.01Ω・cm以下の体積抵抗率値を有し、
前記別の基板の最表面層は、Ni、Cr、Ti、Pd、Al、Cuから選択される一つ又は複数の元素を含む金属層を最表面層に備え、
前記第5の工程では、前記体積抵抗率値を有するSi(111)面と前記金属層の最表面とが接合される。
ことを特徴とする請求項1に記載の半導体薄膜素子の製造方法。 - 前記接合が少なくとも分子間力接合工程を含む工程によって形成されることを特徴とする請求項1又は請求項2に記載の半導体薄膜素子の製造方法。
- 前記バッファ層が、AlxGa1−xN(1≧x≧0)であり、
前記半導体単結晶層は、AlxGa1−xN(1≧x≧0)、InxGa1−xN(1≧x≧0)、AlxIn1−xN(1≧x≧0)から選択される半導体単結晶層の単層又は積層を備える
ことを特徴とする請求項1に記載の半導体薄膜素子の製造方法。 - 前記バッファ層は、SiとCとを含み、
前記半導体単結晶層が立方晶(3C−)SiC層を備える
ことを特徴とする請求項1乃至請求項3の何れか一項に記載の半導体薄膜素子の製造方法。 - 前記半導体単結晶層が前記立方晶SiC層に加えて、AlxGa1−xN(1≧x≧0)、InxGa1−xN(1≧x≧0)、AlxIn1−xN(1≧x≧0)から、選択される半導体単結晶層の単層又は積層を備える
ことを特徴とする請求項5に記載の半導体薄膜素子の製造方法。 - 前記バッファ層がSiとCを含み、
前記半導体単結晶層がAlxGal−xN(1≧x≧0)、InxGa1−xN(1≧x≧0)、AlxIn1−xN(1≧x≧0)から選択される半導体単結晶層の単層又は積層を備える
ことを特徴とする請求項1に記載の半導体薄膜素子の製造方法。 - Si(111)基板からエッチング剥離され、Si(111)面をその表裏とするSi(111)層とバッファ層と半導体単結晶層とが順次形成された積層体と、前記Si(111)基板と異なる別の基板とが、前記Si(111)層の裏面で接合されていることを特徴とする半導体ウエハ。
- 前記Si(111)層の体積抵抗率値は、0.01Ω・cm以下であり、
前記別の基板の最表面層は、Ni、Cr、Ti、Pd、Al、Cuから選択される一つ又は複数の元素を含む金属層であり、
前記体積抵抗率値を有するSi(111)層の裏面と前記金属層の最表面とが接合されている
ことを特徴とする請求項8に記載の半導体ウエハ。 - 前記接合が分子間力接合であることを特徴とする請求項8に記載の半導体ウエハ。
- 前記バッファ層は、AlxGa1−xN(1≧x≧0)であり、
前記半導体単結晶層は、AlxGa1−xN(1≧x≧0)、InxGa1−xN(1≧x≧0)、AlxIn1−xN(1≧x≧0)から選択される半導体単結晶層の単層又は積層を備える
ことを特徴とする請求項8に記載の半導体ウエハ。 - 前記バッファ層は、SiとCとを含み、
前記半導体単結晶層が立方晶(3C−)SiC層を備える
ことを特徴とする請求項8に記載の半導体ウエハ。 - 前記半導体単結晶層が前記立方晶SiC層に加えて、AlxGa1−xN(1≧x≧0)、InxGa1−xN(1≧x≧0)、AlxIn1−xN(1≧x≧0)から、選択される半導体単結晶層の単層又は積層を備える
ことを特徴とする請求項12に記載の半導体ウエハ。 - 前記バッファ層は、SiとCを含み、
前記半導体単結晶層は、AlxGal−xN(1≧x≧0)、InxGa1−xN(1≧x≧0)、AlxIn1−xN(1≧x≧0)から選択される半導体単結晶層の単層又は積層を備える
ことを特徴とする請求項8に記載の半導体ウエハ。 - Si(111)基板からエッチング剥離され、Si(111)面をその表裏とするSi(111)層の表面に、半導体素子を備えたSi以外の半導体材料の半導体単結晶層を備え、
前記Si(111)層の裏面を接合面として、前記Si(111)基板と異なる別の基板の表面又は前記別の基板の表面に設けられた接合層の表面に接合されている
ことを特徴とする半導体薄膜素子。 - 前記接合は、直接密着され接合し固定されている
ことを特徴とする請求項15に記載の半導体薄膜素子。 - 前記接合は、分子間力によって接合されている
ことを特徴とする請求項15に記載の半導体薄膜素子。 - 前記接合面のSi(111)層の体積抵抗率値は、0.01Ω・cm以下であり、
前記別の基板又は前記接合層の最表面層は、Ni、Cr、Ti、Pd、Al、Cuから選択される一つ又は複数の元素を含む金属層である
ことを特徴とする請求項15に記載の半導体薄膜素子。 - 前記半導体単結晶層の最上層に第1の電極を備え、
前記金属層を第2の電極として備える
ことを特徴とする請求項18に記載の半導体薄膜素子。 - 前記半導体単結晶層は、AlxGal−xN(1≧x≧0)、InxGa1−xN(1≧x≧0)、AlxIn1−xN(1≧x≧0)、及び、SiCから選択される半導体材料を一つ又は複数の半導体材料層を備える
ことを特徴とする請求項15に記載の半導体薄膜素子。
Priority Applications (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2009109282A JP4871973B2 (ja) | 2009-04-28 | 2009-04-28 | 半導体薄膜素子の製造方法並びに半導体ウエハ、及び、半導体薄膜素子 |
| US12/662,646 US8664086B2 (en) | 2009-04-28 | 2010-04-27 | Semiconductor wafer, semiconductor thin film, and method for manufacturing semiconductor thin film devices |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2009109282A JP4871973B2 (ja) | 2009-04-28 | 2009-04-28 | 半導体薄膜素子の製造方法並びに半導体ウエハ、及び、半導体薄膜素子 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JP2010258352A JP2010258352A (ja) | 2010-11-11 |
| JP4871973B2 true JP4871973B2 (ja) | 2012-02-08 |
Family
ID=42991329
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2009109282A Active JP4871973B2 (ja) | 2009-04-28 | 2009-04-28 | 半導体薄膜素子の製造方法並びに半導体ウエハ、及び、半導体薄膜素子 |
Country Status (2)
| Country | Link |
|---|---|
| US (1) | US8664086B2 (ja) |
| JP (1) | JP4871973B2 (ja) |
Families Citing this family (22)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| WO2011152262A1 (ja) | 2010-05-31 | 2011-12-08 | 日亜化学工業株式会社 | 発光装置及びその製造方法 |
| KR101778161B1 (ko) * | 2011-01-26 | 2017-09-13 | 엘지이노텍 주식회사 | 발광소자 |
| US9663374B2 (en) * | 2011-04-21 | 2017-05-30 | The United States Of America, As Represented By The Secretary Of The Navy | Situ grown SiC coatings on carbon materials |
| EP2715807B8 (en) * | 2011-06-01 | 2018-10-24 | Lumileds Holding B.V. | Light emitting device bonded to a support substrate |
| JP5903818B2 (ja) * | 2011-09-26 | 2016-04-13 | 富士通株式会社 | 化合物半導体装置及びその製造方法 |
| TWI466343B (zh) * | 2012-01-06 | 2014-12-21 | 華夏光股份有限公司 | 發光二極體裝置 |
| CN104205293B (zh) * | 2012-03-30 | 2017-09-12 | 帝人株式会社 | 半导体装置的制造方法 |
| US9105561B2 (en) * | 2012-05-14 | 2015-08-11 | The Boeing Company | Layered bonded structures formed from reactive bonding of zinc metal and zinc peroxide |
| US11502219B2 (en) * | 2013-03-14 | 2022-11-15 | The Royal Institution For The Advancement Of Learning/Mcgill University | Methods and devices for solid state nanowire devices |
| JP2015149376A (ja) * | 2014-02-06 | 2015-08-20 | 国立研究開発法人物質・材料研究機構 | 半導体光検出器 |
| US9773711B2 (en) | 2014-12-01 | 2017-09-26 | Industrial Technology Research Institute | Picking-up and placing process for electronic devices and electronic module |
| US9607907B2 (en) | 2014-12-01 | 2017-03-28 | Industrial Technology Research Institute | Electric-programmable magnetic module and picking-up and placement process for electronic devices |
| JP5941523B2 (ja) * | 2014-12-04 | 2016-06-29 | Dowaエレクトロニクス株式会社 | Iii族窒化物半導体エピタキシャル基板およびその製造方法 |
| TWI796504B (zh) * | 2018-02-28 | 2023-03-21 | 日商菲爾尼克斯股份有限公司 | 半導體元件的製造方法與半導體基板 |
| JP6431631B1 (ja) * | 2018-02-28 | 2018-11-28 | 株式会社フィルネックス | 半導体素子の製造方法 |
| US11038023B2 (en) * | 2018-07-19 | 2021-06-15 | Macom Technology Solutions Holdings, Inc. | III-nitride material semiconductor structures on conductive silicon substrates |
| WO2020070986A1 (ja) | 2018-10-02 | 2020-04-09 | 株式会社フィルネックス | 半導体素子の製造方法及び半導体基板 |
| JP6622445B1 (ja) * | 2018-10-02 | 2019-12-18 | 株式会社フィルネックス | 半導体素子の製造方法及び半導体基板 |
| WO2020121649A1 (ja) * | 2018-12-10 | 2020-06-18 | 株式会社フィルネックス | 半導体基板、半導体基板の製造方法及び半導体素子の製造方法 |
| CN114127894A (zh) | 2019-07-29 | 2022-03-01 | 株式会社菲尔尼克斯 | 半导体元件的制造方法以及半导体元件的制造系统 |
| JP2025029771A (ja) * | 2023-08-22 | 2025-03-07 | 沖電気工業株式会社 | 電子デバイスおよびその製造方法 |
| JP7642176B1 (ja) * | 2024-05-21 | 2025-03-07 | 三菱電機株式会社 | 半導体装置および半導体装置の製造方法 |
Family Cites Families (11)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH11297628A (ja) * | 1998-04-09 | 1999-10-29 | Fuji Electric Co Ltd | Iii族窒化物半導体 |
| JP2005079369A (ja) * | 2003-09-01 | 2005-03-24 | Oki Data Corp | 半導体複合装置の製造方法 |
| FR2860248B1 (fr) * | 2003-09-26 | 2006-02-17 | Centre Nat Rech Scient | Procede de realisation de substrats autosupportes de nitrures d'elements iii par hetero-epitaxie sur une couche sacrificielle |
| JP2005129876A (ja) | 2003-10-22 | 2005-05-19 | Sc Technology Kk | 化合物半導体材料の積層方法 |
| JP2006120785A (ja) * | 2004-10-20 | 2006-05-11 | Canon Inc | 半導体層の製造方法及び基板の製造方法 |
| JP2006179802A (ja) * | 2004-12-24 | 2006-07-06 | Toshiba Ceramics Co Ltd | 化合物半導体 |
| JP2007201336A (ja) * | 2006-01-30 | 2007-08-09 | Hitachi Ltd | 半導体積層体の形成方法 |
| MY149292A (en) * | 2007-01-17 | 2013-08-30 | Univ Illinois | Optical systems fabricated by printing-based assembly |
| US20080258165A1 (en) * | 2007-04-23 | 2008-10-23 | Goldeneye, Inc. | Light emitting diode chip |
| TWI411125B (zh) * | 2008-03-05 | 2013-10-01 | Advanced Optoelectronic Tech | 三族氮化合物半導體發光元件之製造方法及其結構 |
| JP2010238845A (ja) * | 2009-03-31 | 2010-10-21 | Oki Data Corp | 半導体装置の製造方法、半導体装置、及び、半導体複合装置 |
-
2009
- 2009-04-28 JP JP2009109282A patent/JP4871973B2/ja active Active
-
2010
- 2010-04-27 US US12/662,646 patent/US8664086B2/en active Active
Also Published As
| Publication number | Publication date |
|---|---|
| JP2010258352A (ja) | 2010-11-11 |
| US20100270562A1 (en) | 2010-10-28 |
| US8664086B2 (en) | 2014-03-04 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP4871973B2 (ja) | 半導体薄膜素子の製造方法並びに半導体ウエハ、及び、半導体薄膜素子 | |
| US7741632B2 (en) | InGaAIN light-emitting device containing carbon-based substrate and method for making the same | |
| JP5220916B2 (ja) | 発光素子及びその製造方法 | |
| CN102067341B (zh) | 发光器件和用于制造发光器件的方法 | |
| KR101149677B1 (ko) | 플렉서블 소자 제조방법 및 이에 의하여 제조된 플렉서블 소자, 태양전지, led | |
| JP2010056458A (ja) | 発光素子の製造方法 | |
| US11670514B2 (en) | Method for manufacturing semiconductor device and semiconductor substrate | |
| JP2010238845A (ja) | 半導体装置の製造方法、半導体装置、及び、半導体複合装置 | |
| US20090239324A1 (en) | Method for manufacturing semiconductor device using separable support body | |
| JP4866935B2 (ja) | 立方晶炭化ケイ素単結晶薄膜の製造方法及び半導体装置 | |
| CN107624197A (zh) | 通过预图案化台面进行的减轻应变的外延剥离 | |
| KR100999548B1 (ko) | 수직구조를 갖는 반도체 발광소자 제조용 지지기판, 이를 이용한 수직구조를 갖는 반도체 발광소자 제조방법 및 수직구조를 갖는 반도체 발광소자 | |
| JP5879964B2 (ja) | 複合基板の製造方法および半導体デバイスの製造方法 | |
| JP2015126188A (ja) | 半導体装置の製造方法、半導体装置、及び半導体複合装置 | |
| KR20060057855A (ko) | GaN 계 화합물 반도체 발광소자 및 그 제조방법 | |
| TW202414515A (zh) | 微型led用接合型晶圓的製造方法 | |
| JP7179121B2 (ja) | 半導体素子を選択的にトランスファーする方法 | |
| JP6453375B2 (ja) | 半導体素子を選択的にトランスファーする方法及び半導体構造 | |
| JP5022396B2 (ja) | 半導体複合装置の製造方法 | |
| JP5674692B2 (ja) | 窒化物半導体素子及び窒化物半導体素子の製造方法 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20110303 |
|
| A977 | Report on retrieval |
Free format text: JAPANESE INTERMEDIATE CODE: A971007 Effective date: 20110616 |
|
| A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20110621 |
|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20110803 |
|
| A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20110906 |
|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20110929 |
|
| TRDD | Decision of grant or rejection written | ||
| A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20111101 |
|
| A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 |
|
| A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20111121 |
|
| R150 | Certificate of patent or registration of utility model |
Ref document number: 4871973 Country of ref document: JP Free format text: JAPANESE INTERMEDIATE CODE: R150 Free format text: JAPANESE INTERMEDIATE CODE: R150 |
|
| FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20141125 Year of fee payment: 3 |
|
| S111 | Request for change of ownership or part of ownership |
Free format text: JAPANESE INTERMEDIATE CODE: R313115 |
|
| R350 | Written notification of registration of transfer |
Free format text: JAPANESE INTERMEDIATE CODE: R350 |
|
| S111 | Request for change of ownership or part of ownership |
Free format text: JAPANESE INTERMEDIATE CODE: R313111 |
|
| R350 | Written notification of registration of transfer |
Free format text: JAPANESE INTERMEDIATE CODE: R350 |