JP2012099749A - 半導体装置 - Google Patents
半導体装置 Download PDFInfo
- Publication number
- JP2012099749A JP2012099749A JP2010248113A JP2010248113A JP2012099749A JP 2012099749 A JP2012099749 A JP 2012099749A JP 2010248113 A JP2010248113 A JP 2010248113A JP 2010248113 A JP2010248113 A JP 2010248113A JP 2012099749 A JP2012099749 A JP 2012099749A
- Authority
- JP
- Japan
- Prior art keywords
- layer
- type
- conductivity type
- drain
- epitaxial layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 63
- 238000002955 isolation Methods 0.000 claims abstract description 118
- 239000000758 substrate Substances 0.000 claims abstract description 52
- 230000003071 parasitic effect Effects 0.000 abstract description 43
- 230000001172 regenerating effect Effects 0.000 abstract description 7
- 239000010410 layer Substances 0.000 description 379
- 238000000034 method Methods 0.000 description 14
- 238000000926 separation method Methods 0.000 description 10
- 230000015556 catabolic process Effects 0.000 description 8
- 238000004519 manufacturing process Methods 0.000 description 8
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 6
- 229910052796 boron Inorganic materials 0.000 description 6
- 238000000151 deposition Methods 0.000 description 6
- 230000008021 deposition Effects 0.000 description 6
- 239000012535 impurity Substances 0.000 description 5
- 238000005468 ion implantation Methods 0.000 description 5
- 229910052785 arsenic Inorganic materials 0.000 description 4
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 description 4
- 238000009792 diffusion process Methods 0.000 description 4
- 239000011229 interlayer Substances 0.000 description 4
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 3
- 230000003321 amplification Effects 0.000 description 3
- 230000000694 effects Effects 0.000 description 3
- 230000007257 malfunction Effects 0.000 description 3
- 238000003199 nucleic acid amplification method Methods 0.000 description 3
- 229910052698 phosphorus Inorganic materials 0.000 description 3
- 239000011574 phosphorus Substances 0.000 description 3
- 238000001259 photo etching Methods 0.000 description 3
- 230000002411 adverse Effects 0.000 description 2
- 229910052782 aluminium Inorganic materials 0.000 description 2
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 2
- 229910052787 antimony Inorganic materials 0.000 description 2
- WATWJIUSRGPENY-UHFFFAOYSA-N antimony atom Chemical compound [Sb] WATWJIUSRGPENY-UHFFFAOYSA-N 0.000 description 2
- 230000008878 coupling Effects 0.000 description 2
- 238000010168 coupling process Methods 0.000 description 2
- 238000005859 coupling reaction Methods 0.000 description 2
- 230000005684 electric field Effects 0.000 description 2
- 230000005611 electricity Effects 0.000 description 2
- 239000002784 hot electron Substances 0.000 description 2
- 238000004544 sputter deposition Methods 0.000 description 2
- 230000003068 static effect Effects 0.000 description 2
- 229910052581 Si3N4 Inorganic materials 0.000 description 1
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 1
- 239000008186 active pharmaceutical agent Substances 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 238000005229 chemical vapour deposition Methods 0.000 description 1
- 238000010586 diagram Methods 0.000 description 1
- 238000009826 distribution Methods 0.000 description 1
- 229910052751 metal Inorganic materials 0.000 description 1
- 239000002184 metal Substances 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 238000002161 passivation Methods 0.000 description 1
- 230000000630 rising effect Effects 0.000 description 1
- 229910021332 silicide Inorganic materials 0.000 description 1
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 1
- 229910052710 silicon Inorganic materials 0.000 description 1
- 239000010703 silicon Substances 0.000 description 1
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/7801—DMOS transistors, i.e. MISFETs with a channel accommodating body or base region adjoining a drain drift region
- H01L29/7816—Lateral DMOS transistors, i.e. LDMOS transistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/08—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
- H01L29/0843—Source or drain regions of field-effect devices
- H01L29/0847—Source or drain regions of field-effect devices of field-effect transistors with insulated gate
- H01L29/0852—Source or drain regions of field-effect devices of field-effect transistors with insulated gate of DMOS transistors
- H01L29/0873—Drain regions
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/10—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode not carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
- H01L29/107—Substrate region of field-effect devices
- H01L29/1075—Substrate region of field-effect devices of field-effect transistors
- H01L29/1079—Substrate region of field-effect devices of field-effect transistors with insulated gate
- H01L29/1083—Substrate region of field-effect devices of field-effect transistors with insulated gate with an inactive supplementary region, e.g. for preventing punch-through, improving capacity effect or leakage current
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/10—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode not carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
- H01L29/107—Substrate region of field-effect devices
- H01L29/1075—Substrate region of field-effect devices of field-effect transistors
- H01L29/1079—Substrate region of field-effect devices of field-effect transistors with insulated gate
- H01L29/1087—Substrate region of field-effect devices of field-effect transistors with insulated gate characterised by the contact structure of the substrate region, e.g. for controlling or preventing bipolar effect
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/7801—DMOS transistors, i.e. MISFETs with a channel accommodating body or base region adjoining a drain drift region
- H01L29/7816—Lateral DMOS transistors, i.e. LDMOS transistors
- H01L29/7823—Lateral DMOS transistors, i.e. LDMOS transistors with an edge termination structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/7833—Field effect transistors with field effect produced by an insulated gate with lightly doped drain or source extension, e.g. LDD MOSFET's; DDD MOSFET's
- H01L29/7835—Field effect transistors with field effect produced by an insulated gate with lightly doped drain or source extension, e.g. LDD MOSFET's; DDD MOSFET's with asymmetrical source and drain regions, e.g. lateral high-voltage MISFETs with drain offset region, extended drain MISFETs
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/08—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
- H01L29/0843—Source or drain regions of field-effect devices
- H01L29/0847—Source or drain regions of field-effect devices of field-effect transistors with insulated gate
- H01L29/0852—Source or drain regions of field-effect devices of field-effect transistors with insulated gate of DMOS transistors
- H01L29/0873—Drain regions
- H01L29/0878—Impurity concentration or distribution
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/10—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode not carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
- H01L29/1095—Body region, i.e. base region, of DMOS transistors or IGBTs
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Ceramic Engineering (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Element Separation (AREA)
Abstract
【解決手段】N+型ドレイン層13等が形成されたN型エピタキシャル層5からなるN型層5aを、N型エピタキシャル層5の表面からN+型埋め込み層2まで延在するP型ドレイン分離層6で取り囲む。P型ドレイン分離層6とP型素子分離層3に囲まれたN型エピタキシャル層5からなるN型層5bにその表面から内部に延在するP型コレクタ層7を形成する。これにより第1導電型のドレイン分離層6をエミッタ、前記第2導電型の分離層5bをベース、前記コレクタ層7をコレクタとする寄生バイポーラトランジスタを形成しサージ電流を接地ラインに流す。
【選択図】 図1
Description
本実施形態に係るドレイン分離型LDMOSトランジスタについて、従来構成のドレイン分離型LDMOSトランジスタと比較しつつ、図1から図5に基づいて以下に説明する。
なお、本実施形態に係るドレイン分離型LDMOSトランジスタは、図1等に示すように、N+型ドレイン13等からなるドレイン領域を中心に、左右対称にN+型ソース層12等からなるソース領域等が構成されている。
〔第2の実施形態〕
本実施形態について図9に基づいて以下に説明する。本実施形態は、通常型LDMOSトランジスタの回生電流等の減少を図るもので、同図はその断面構造を示すものである。図1に示すドレイン分離型LDMOSトランジスタの断面構造からP型ドレイン分離層6、P+型ドレイン分離コンタクト層14dを削除したもので、図1と同様の部分は同一記号、数字で表示している。
第1の実施形態と同様である。
〔第3の実施形態〕
本実施形態について図10に基づいて以下に説明する。本実施形態も第2の実施形態の場合と同様、通常型LDMOSトランジスタに掛かるものである。同図はその断面構造を示すものである。第2の実施形態との違いは、第2の実施形態がNチャネル型の通常型LDMOSトランジスタであるのに対して本実施形態はPチャネル型の通常型LDMOSトランジスタに適用していることである。
3a P+型素子分離デポ層 4 P+型埋め込み層 5 N型エピタキシャル層
5a N型層 5b N型層 6 P型ドレイン分離層 7 P型コレクタ層 8 N型ドリフト層 9 P型ボディ層 10 ゲート絶縁膜
11 ゲート電極 12 N+型ソース層 13 N+型ドレイン層
14a P+型コンタクト層 14b P+型コレクタ層 14c P+型分離層 14d P+型ドレイン分離層 15 N+型ガードリング層 16 層間絶縁膜 17 ドレイン電極 18 ソース電極 19 コレクタ電極 20 分離電極 A1、A2 電流計 IG 電流源 VDD、DD 電源ライン
8a P型ドリフト層 9a N型ボディ層 12a P+型ソース層
13a P+型ドレイン層 14e N+型コンタクト層 17a ソース電極 18a ドレイン電極 19a コレクタ電極
Claims (7)
- 第1導電型の半導体基板と、
前記半導体基板上に形成された第2導電型のエピタキシャル層と、
前記半導体基板と前記エピタキシャル層の境界領域に形成された第2導電型の埋め込み層と、
前記エピタキシャル層の中に形成された第1導電型の素子分離層と、
前記素子分離層で囲まれた前記エピタキシャル層の表面に形成された第2導電型のドリフト層と、
前記ドリフト層の表面に形成された第2導電型のドレイン層と、
前記エピタキシャル層の中に、前記ドリフト層及び前記ドレイン層を囲んで形成された第1導電型のドレイン分離層と、
前記ドレイン分離層と前記素子分離層の間の前記エピタキシャル層の中に形成された第1導電型のコレクタ層と、
前記エピタキシャル層の表面に前記コレクタ層を取り囲んで形成された第2導電型のガードリング層と、
前記エピタキシャル層の表面に形成された第1導電型のボディ層と、
前記ボディ層の表面に形成された第2導電型のソース層と、
前記エピタキシャル層の表面に形成されたゲート絶縁膜と、
前記ゲート絶縁膜上に形成されたゲート電極と、を具備することを特徴とする半導体装置。 - 第1導電型の半導体基板と、
前記半導体基板上に形成された第2導電型のエピタキシャル層と、
前記半導体基板と前記エピタキシャル層の境界領域に形成された第2導電型の埋め込み層と、
前記エピタキシャル層の中に形成された第1導電型の素子分離層と、
前記素子分離層で囲まれた前記エピタキシャル層の表面に形成された第2導電型のドリフト層と、
前記ドリフト層の表面に形成された第2導電型のドレイン層と、
前記ドリフト層と前記素子分離層の間の前記エピタキシャル層の中に形成された第1導電型のコレクタ層と、
前記エピタキシャル層の表面に前記コレクタ層を取り囲んで形成された第2導電型のガードリング層と、
前記エピタキシャル層の表面に形成された第1導電型のボディ層と、
前記ボディ層の表面に形成された第2導電型のソース層と、
前記エピタキシャル層の表面に形成されたゲート絶縁膜と、
前記ゲート絶縁膜上に形成されたゲート電極と、を具備することを特徴とする半導体装置。 - 第1導電型の半導体基板と、
前記半導体基板上に形成された第2導電型のエピタキシャル層と、
前記半導体基板と前記エピタキシャル層の境界領域に形成された第2導電型の埋め込み層と、
前記エピタキシャル層の中に形成された第1導電型の素子分離層と、
前記素子分離層で囲まれた前記エピタキシャル層の表面に形成された第1導電型のドリフト層と、
前記ドリフト層の表面に形成された第1導電型のドレイン層と、
前記ドリフト層と前記素子分離層の間の前記エピタキシャル層の中に形成された第1導電型のコレクタ層と、
前記エピタキシャル層の表面に前記コレクタ層を取り囲んで形成された第2導電型のガードリング層と、
前記エピタキシャル層の表面に形成された第2導電型のボディ層と、
前記ボディ層の表面に形成された第1導電型のソース層と、
前記エピタキシャル層の表面に形成されたゲート絶縁膜と、
前記ゲート絶縁膜上に形成されたゲート電極と、を具備することを特徴とする半導体装置。 - 前記コレクタ層は、前記エピタキシャル層の表面から前記エピタキシャル層の厚さより浅く形成されていることを特徴とする請求項1乃至3のいずれかに記載の半導体装置。
- 前記ソース層、前記コレクタ層、前記素子分離層及び前記半導体基板は接地電位に固定されることを特徴とする請求項1、4のいずれかに記載の半導体装置。
- 前記ドレイン層、前記コレクタ層は電源電位に、及び前記半導体基板は接地電位に固定されることを特徴とする請求項2、4のいずれかに記載の半導体装置。
- 前記ソース層、前記コレクタ層は電源電位に、及び前記半導体基板は接地電位に固定されることを特徴とする請求項3、4のいずれかに記載の半導体装置。
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2010248113A JP5662108B2 (ja) | 2010-11-05 | 2010-11-05 | 半導体装置 |
US13/286,832 US8916931B2 (en) | 2010-11-05 | 2011-11-01 | LDMOS semiconductor device with parasitic bipolar transistor for reduced surge current |
TW100140078A TW201232708A (en) | 2010-11-05 | 2011-11-03 | Semiconductor device |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2010248113A JP5662108B2 (ja) | 2010-11-05 | 2010-11-05 | 半導体装置 |
Publications (2)
Publication Number | Publication Date |
---|---|
JP2012099749A true JP2012099749A (ja) | 2012-05-24 |
JP5662108B2 JP5662108B2 (ja) | 2015-01-28 |
Family
ID=46018774
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP2010248113A Active JP5662108B2 (ja) | 2010-11-05 | 2010-11-05 | 半導体装置 |
Country Status (3)
Country | Link |
---|---|
US (1) | US8916931B2 (ja) |
JP (1) | JP5662108B2 (ja) |
TW (1) | TW201232708A (ja) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2014170831A (ja) * | 2013-03-04 | 2014-09-18 | Seiko Epson Corp | 回路装置及び電子機器 |
JP2017139503A (ja) * | 2017-05-18 | 2017-08-10 | セイコーエプソン株式会社 | 回路装置及び電子機器 |
JP2021077761A (ja) * | 2019-11-08 | 2021-05-20 | 株式会社東芝 | 半導体装置 |
Families Citing this family (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9455338B1 (en) * | 2012-12-14 | 2016-09-27 | Altera Corporation | Methods for fabricating PNP bipolar junction transistors |
JP6123516B2 (ja) * | 2013-06-28 | 2017-05-10 | 株式会社ソシオネクスト | 半導体装置 |
JP6281897B2 (ja) * | 2013-10-30 | 2018-02-21 | ルネサスエレクトロニクス株式会社 | 半導体装置 |
JP6296535B2 (ja) * | 2013-12-09 | 2018-03-20 | ローム株式会社 | ダイオードおよびそれを含む信号出力回路 |
CN105206683B (zh) * | 2015-10-15 | 2018-07-10 | 苏州汉克山姆照明科技有限公司 | 一种恒流二极管结构 |
KR102495452B1 (ko) | 2016-06-29 | 2023-02-02 | 삼성전자주식회사 | 반도체 장치 |
CN106169506B (zh) * | 2016-08-01 | 2019-04-09 | 上海华虹宏力半导体制造有限公司 | Ddd mos器件结构及其制造方法 |
US9991379B1 (en) * | 2016-11-17 | 2018-06-05 | Sanken Electric Co., Ltd. | Semiconductor device with a gate insulating film formed on an inner wall of a trench, and method of manufacturing the same |
KR102227666B1 (ko) * | 2017-05-31 | 2021-03-12 | 주식회사 키 파운드리 | 고전압 반도체 소자 |
US10164091B1 (en) * | 2017-08-02 | 2018-12-25 | Semiconductor Components Industries, Llc | Electronic device including a ring suppression structure |
Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2003197866A (ja) * | 2001-12-27 | 2003-07-11 | Mitsubishi Electric Corp | 半導体装置及びその製造方法 |
JP2003338604A (ja) * | 2002-05-21 | 2003-11-28 | Fuji Electric Co Ltd | 半導体装置 |
JP2004247400A (ja) * | 2003-02-12 | 2004-09-02 | Renesas Technology Corp | 半導体装置 |
JP2006237224A (ja) * | 2005-02-24 | 2006-09-07 | Sanyo Electric Co Ltd | 半導体装置 |
JP2006286800A (ja) * | 2005-03-31 | 2006-10-19 | Ricoh Co Ltd | 半導体装置 |
JP2007294614A (ja) * | 2006-04-24 | 2007-11-08 | Sanyo Electric Co Ltd | 半導体装置及びその製造方法 |
US20100140703A1 (en) * | 2008-12-04 | 2010-06-10 | Choul Joo Ko | Semiconductor Device and Method for Manufacturing the Same |
Family Cites Families (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6765247B2 (en) | 2001-10-12 | 2004-07-20 | Intersil Americas, Inc. | Integrated circuit with a MOS structure having reduced parasitic bipolar transistor action |
US6747294B1 (en) * | 2002-09-25 | 2004-06-08 | Polarfab Llc | Guard ring structure for reducing crosstalk and latch-up in integrated circuits |
-
2010
- 2010-11-05 JP JP2010248113A patent/JP5662108B2/ja active Active
-
2011
- 2011-11-01 US US13/286,832 patent/US8916931B2/en active Active
- 2011-11-03 TW TW100140078A patent/TW201232708A/zh unknown
Patent Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2003197866A (ja) * | 2001-12-27 | 2003-07-11 | Mitsubishi Electric Corp | 半導体装置及びその製造方法 |
JP2003338604A (ja) * | 2002-05-21 | 2003-11-28 | Fuji Electric Co Ltd | 半導体装置 |
JP2004247400A (ja) * | 2003-02-12 | 2004-09-02 | Renesas Technology Corp | 半導体装置 |
JP2006237224A (ja) * | 2005-02-24 | 2006-09-07 | Sanyo Electric Co Ltd | 半導体装置 |
JP2006286800A (ja) * | 2005-03-31 | 2006-10-19 | Ricoh Co Ltd | 半導体装置 |
JP2007294614A (ja) * | 2006-04-24 | 2007-11-08 | Sanyo Electric Co Ltd | 半導体装置及びその製造方法 |
US20100140703A1 (en) * | 2008-12-04 | 2010-06-10 | Choul Joo Ko | Semiconductor Device and Method for Manufacturing the Same |
Cited By (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2014170831A (ja) * | 2013-03-04 | 2014-09-18 | Seiko Epson Corp | 回路装置及び電子機器 |
US11037927B2 (en) | 2013-03-04 | 2021-06-15 | Seiko Epson Corporation | Circuit device and electronic apparatus |
JP2017139503A (ja) * | 2017-05-18 | 2017-08-10 | セイコーエプソン株式会社 | 回路装置及び電子機器 |
JP2021077761A (ja) * | 2019-11-08 | 2021-05-20 | 株式会社東芝 | 半導体装置 |
JP7227117B2 (ja) | 2019-11-08 | 2023-02-21 | 株式会社東芝 | 半導体装置 |
JP2023027340A (ja) * | 2019-11-08 | 2023-03-01 | 株式会社東芝 | 半導体装置 |
JP7412522B2 (ja) | 2019-11-08 | 2024-01-12 | 株式会社東芝 | 半導体装置 |
Also Published As
Publication number | Publication date |
---|---|
TW201232708A (en) | 2012-08-01 |
JP5662108B2 (ja) | 2015-01-28 |
US20120112240A1 (en) | 2012-05-10 |
US8916931B2 (en) | 2014-12-23 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP5662108B2 (ja) | 半導体装置 | |
US7786507B2 (en) | Symmetrical bi-directional semiconductor ESD protection device | |
JP5898473B2 (ja) | 半導体装置 | |
CN100565886C (zh) | 对衬底电压较不敏感的soi器件 | |
JP6591312B2 (ja) | 半導体装置 | |
JP5480084B2 (ja) | 半導体装置 | |
JP2010157636A (ja) | 半導体装置およびその製造方法 | |
JP2006120789A (ja) | 半導体装置 | |
JP2009059949A (ja) | 半導体装置、および、半導体装置の製造方法 | |
JP2013247188A (ja) | 半導体装置 | |
JP2013089677A (ja) | 半導体装置 | |
US10043894B2 (en) | Transistor amplifier circuit and integrated circuit | |
JP2009038130A (ja) | 横型mosトランジスタ及びこれを用いた半導体装置 | |
JP2012094797A (ja) | 半導体装置及びその製造方法 | |
CN103872052B (zh) | 半导体器件 | |
JP2009176884A (ja) | 半導体装置 | |
KR20060124561A (ko) | 반도체 집적회로 장치 | |
JP4821086B2 (ja) | 半導体装置 | |
Pekarik et al. | Co-integration of high-performance and high-breakdown SiGe HBTs in a BiCMOS technology | |
JP5821925B2 (ja) | バイポーラトランジスタ | |
JP2014103193A (ja) | 横型バイポーラトランジスタ | |
TWI447906B (zh) | 半導體結構及其製作方法 | |
JP2013191597A (ja) | 半導体装置 | |
JP2009141071A (ja) | 静電気保護用半導体素子 | |
RU2585880C1 (ru) | Интегральная схема силового биполярно-полевого транзистора |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A711 | Notification of change in applicant |
Free format text: JAPANESE INTERMEDIATE CODE: A711 Effective date: 20130207 |
|
A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20130215 |
|
RD02 | Notification of acceptance of power of attorney |
Free format text: JAPANESE INTERMEDIATE CODE: A7422 Effective date: 20130304 |
|
A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20131028 |
|
A977 | Report on retrieval |
Free format text: JAPANESE INTERMEDIATE CODE: A971007 Effective date: 20141113 |
|
TRDD | Decision of grant or rejection written | ||
A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20141118 |
|
A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20141204 |
|
R150 | Certificate of patent or registration of utility model |
Ref document number: 5662108 Country of ref document: JP Free format text: JAPANESE INTERMEDIATE CODE: R150 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |