FR2435819A1 - Procede de production de circuits integres - Google Patents
Procede de production de circuits integresInfo
- Publication number
- FR2435819A1 FR2435819A1 FR7922564A FR7922564A FR2435819A1 FR 2435819 A1 FR2435819 A1 FR 2435819A1 FR 7922564 A FR7922564 A FR 7922564A FR 7922564 A FR7922564 A FR 7922564A FR 2435819 A1 FR2435819 A1 FR 2435819A1
- Authority
- FR
- France
- Prior art keywords
- layer
- pattern
- deposited
- integrated circuits
- substrate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Withdrawn
Links
- 238000000034 method Methods 0.000 title abstract 2
- 239000000758 substrate Substances 0.000 abstract 2
- 230000015572 biosynthetic process Effects 0.000 abstract 1
- 238000000151 deposition Methods 0.000 abstract 1
- 238000005530 etching Methods 0.000 abstract 1
- 238000004519 manufacturing process Methods 0.000 abstract 1
- 239000008188 pellet Substances 0.000 abstract 1
- 239000002699 waste material Substances 0.000 abstract 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/033—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers
- H01L21/0334—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane
- H01L21/0338—Process specially adapted to improve the resolution of the mask
-
- G—PHYSICS
- G03—PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
- G03F—PHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
- G03F7/00—Photomechanical, e.g. photolithographic, production of textured or patterned surfaces, e.g. printing surfaces; Materials therefor, e.g. comprising photoresists; Apparatus specially adapted therefor
- G03F7/004—Photosensitive materials
- G03F7/09—Photosensitive materials characterised by structural details, e.g. supports, auxiliary layers
- G03F7/094—Multilayer resist systems, e.g. planarising layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02112—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
- H01L21/02123—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
- H01L21/0217—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material being a silicon nitride not containing oxygen, e.g. SixNy or SixByNz
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/0271—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers
- H01L21/0273—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers characterised by the treatment of photoresist layers
- H01L21/0274—Photolithographic processes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/0271—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers
- H01L21/0273—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers characterised by the treatment of photoresist layers
- H01L21/0277—Electrolithographic processes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/0271—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers
- H01L21/0273—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers characterised by the treatment of photoresist layers
- H01L21/0278—Röntgenlithographic or X-ray lithographic processes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/312—Organic layers, e.g. photoresist
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02112—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02112—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
- H01L21/02118—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer carbon based polymeric organic or inorganic material, e.g. polyimides, poly cyclobutene or PVC
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02112—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
- H01L21/02123—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
- H01L21/02164—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material being a silicon oxide, e.g. SiO2
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02225—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
- H01L21/0226—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
- H01L21/02263—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase
- H01L21/02271—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition
- H01L21/02274—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition in the presence of a plasma [PECVD]
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Structural Engineering (AREA)
- Architecture (AREA)
- Chemical & Material Sciences (AREA)
- Inorganic Chemistry (AREA)
- Drying Of Semiconductors (AREA)
- Exposure And Positioning Against Photoresist Photosensitive Materials (AREA)
- Exposure Of Semiconductors, Excluding Electron Or Ion Beam Exposure (AREA)
- Preparing Plates And Mask In Photomechanical Process (AREA)
Abstract
Procédé de formation d'un dessin à haute définition à la surface d'un corps 14, comprenant le dépôt d'une couche relativement mince 20, l'attaque sélective de cette couche de façon à y former le dessin et utilisation de la couche attaquée en cache pour la formation du dessin dans la surface du corps. Une couche perdue relativement épaisse 18 est déposée à la surface non plane de la pastille dans laquelle un dessin à grande résolution doit être réalisé. La couche épaisse a une surface inférieure épousant celle du substrat tandis que sa surface supérieure est sensiblement plane. Une couche intermédiaire 22 formant cache puis une couche mince de réserve 20 sont déposées sur la surface de la couche perdue, l'épaisseur de la couche de réserve étant insuffisante à recouvrir convenablement les saillies de la surface du substrat si elle était déposée directement sur cette surface qui n'est pas plane Application à la production de circuits intégrés à large échelle.
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US05/941,369 US4244799A (en) | 1978-09-11 | 1978-09-11 | Fabrication of integrated circuits utilizing thick high-resolution patterns |
Publications (1)
Publication Number | Publication Date |
---|---|
FR2435819A1 true FR2435819A1 (fr) | 1980-04-04 |
Family
ID=25476352
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
FR7922564A Withdrawn FR2435819A1 (fr) | 1978-09-11 | 1979-09-10 | Procede de production de circuits integres |
Country Status (13)
Country | Link |
---|---|
US (1) | US4244799A (fr) |
JP (1) | JPS55500646A (fr) |
BE (1) | BE878667A (fr) |
CA (1) | CA1123118A (fr) |
DE (1) | DE2953117A1 (fr) |
ES (1) | ES483987A1 (fr) |
FR (1) | FR2435819A1 (fr) |
GB (1) | GB2043345B (fr) |
IE (1) | IE48479B1 (fr) |
IT (1) | IT1122539B (fr) |
NL (1) | NL7920069A (fr) |
SE (1) | SE434896B (fr) |
WO (1) | WO1980000639A1 (fr) |
Families Citing this family (59)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE2945854A1 (de) * | 1979-11-13 | 1981-05-21 | Deutsche Itt Industries Gmbh, 7800 Freiburg | Ionenimplantationsverfahren |
DE3027941A1 (de) * | 1980-07-23 | 1982-02-25 | Siemens AG, 1000 Berlin und 8000 München | Verfahren zum herstellen von reliefstrukturen aus doppellackschichten fuer integrierte halbleiterschaltungen, wobei zur strukturierung hochenergetische strahlung verwendet wird |
US4323638A (en) * | 1980-08-18 | 1982-04-06 | Bell Telephone Laboratories, Incorporated | Reducing charging effects in charged-particle-beam lithography |
US4333793A (en) * | 1980-10-20 | 1982-06-08 | Bell Telephone Laboratories, Incorporated | High-selectivity plasma-assisted etching of resist-masked layer |
EP0050973B1 (fr) * | 1980-10-28 | 1986-01-22 | Kabushiki Kaisha Toshiba | Procédé de masquage pour dispositif semiconducteurs utilisant une couche de polymère |
US4362597A (en) * | 1981-01-19 | 1982-12-07 | Bell Telephone Laboratories, Incorporated | Method of fabricating high-conductivity silicide-on-polysilicon structures for MOS devices |
US4343677A (en) * | 1981-03-23 | 1982-08-10 | Bell Telephone Laboratories, Incorporated | Method for patterning films using reactive ion etching thereof |
US4377437A (en) * | 1981-05-22 | 1983-03-22 | Bell Telephone Laboratories, Incorporated | Device lithography by selective ion implantation |
US4407933A (en) * | 1981-06-11 | 1983-10-04 | Bell Telephone Laboratories, Incorporated | Alignment marks for electron beam lithography |
JPS58110038A (ja) * | 1981-12-23 | 1983-06-30 | Nec Corp | パタ−ン形成方法 |
DE3275447D1 (en) * | 1982-07-03 | 1987-03-19 | Ibm Deutschland | Process for the formation of grooves having essentially vertical lateral silicium walls by reactive ion etching |
US4496419A (en) * | 1983-02-28 | 1985-01-29 | Cornell Research Foundation, Inc. | Fine line patterning method for submicron devices |
US4451349A (en) * | 1983-04-20 | 1984-05-29 | International Business Machines Corporation | Electrode treatment for plasma patterning of polymers |
US4510173A (en) * | 1983-04-25 | 1985-04-09 | Kabushiki Kaisha Toshiba | Method for forming flattened film |
US4572765A (en) * | 1983-05-02 | 1986-02-25 | Fairchild Camera & Instrument Corporation | Method of fabricating integrated circuit structures using replica patterning |
US4482424A (en) * | 1983-05-06 | 1984-11-13 | At&T Bell Laboratories | Method for monitoring etching of resists by monitoring the flouresence of the unetched material |
EP0139549B1 (fr) * | 1983-08-12 | 1988-12-28 | Commissariat A L'energie Atomique | Procédé de positionnement d'une ligne d'interconnexion sur un trou de contact électrique d'un circuit intégré |
US5215867A (en) * | 1983-09-16 | 1993-06-01 | At&T Bell Laboratories | Method with gas functionalized plasma developed layer |
US4534826A (en) * | 1983-12-29 | 1985-08-13 | Ibm Corporation | Trench etch process for dielectric isolation |
JPS60214532A (ja) * | 1984-04-11 | 1985-10-26 | Nippon Telegr & Teleph Corp <Ntt> | パタ−ン形成方法 |
US4523372A (en) * | 1984-05-07 | 1985-06-18 | Motorola, Inc. | Process for fabricating semiconductor device |
US4532005A (en) * | 1984-05-21 | 1985-07-30 | At&T Bell Laboratories | Device lithography using multi-level resist systems |
US4557797A (en) * | 1984-06-01 | 1985-12-10 | Texas Instruments Incorporated | Resist process using anti-reflective coating |
JPS60262150A (ja) * | 1984-06-11 | 1985-12-25 | Nippon Telegr & Teleph Corp <Ntt> | 三層レジスト用中間層材料及びそれを用いた三層レジストパタン形成方法 |
US4683024A (en) * | 1985-02-04 | 1987-07-28 | American Telephone And Telegraph Company, At&T Bell Laboratories | Device fabrication method using spin-on glass resins |
US4693780A (en) * | 1985-02-22 | 1987-09-15 | Siemens Aktiengesellschaft | Electrical isolation and leveling of patterned surfaces |
US4609614A (en) * | 1985-06-24 | 1986-09-02 | Rca Corporation | Process of using absorptive layer in optical lithography with overlying photoresist layer to form relief pattern on substrate |
JPS63502936A (ja) * | 1986-03-24 | 1988-10-27 | アメリカン テレフォン アンド テレグラフ カムパニー | 集積回路デバイス製作のためのパターン転写プロセス |
US4892635A (en) * | 1986-06-26 | 1990-01-09 | American Telephone And Telegraph Company At&T Bell Laboratories | Pattern transfer process utilizing multilevel resist structure for fabricating integrated-circuit devices |
DE3788981T2 (de) * | 1986-06-26 | 1994-05-19 | American Telephone & Telegraph | Verfahren zur Herstellung von integrierten Schaltungen unter Verwendung einer mehrschichtigen Photolackstruktur. |
EP0313683A1 (fr) * | 1987-10-30 | 1989-05-03 | International Business Machines Corporation | Méthode pour fabriquer une structure de circuit intégré semi-conducteur comprenant un élément de longueur submicrométrique |
GB8729652D0 (en) * | 1987-12-19 | 1988-02-03 | Plessey Co Plc | Semi-conductive devices fabricated on soi wafers |
EP0338102B1 (fr) * | 1988-04-19 | 1993-03-10 | International Business Machines Corporation | Procédé de fabrication de circuits intégrés à semi-conducteurs comportant des transistors à effet de champ ayant des canaux submicroniques |
DE3886751T2 (de) * | 1988-09-12 | 1994-06-23 | Ibm | Methode zum Ätzen von Spiegelfacetten an III-V-Halbleiterstrukturen. |
JPH088243B2 (ja) * | 1989-12-13 | 1996-01-29 | 三菱電機株式会社 | 表面クリーニング装置及びその方法 |
US5126231A (en) * | 1990-02-26 | 1992-06-30 | Applied Materials, Inc. | Process for multi-layer photoresist etching with minimal feature undercut and unchanging photoresist load during etch |
JP3041972B2 (ja) * | 1991-01-10 | 2000-05-15 | 富士通株式会社 | 半導体装置の製造方法 |
US5323047A (en) * | 1992-01-31 | 1994-06-21 | Sgs-Thomson Microelectronics, Inc. | Structure formed by a method of patterning a submicron semiconductor layer |
US5264076A (en) * | 1992-12-17 | 1993-11-23 | At&T Bell Laboratories | Integrated circuit process using a "hard mask" |
US5326727A (en) * | 1992-12-30 | 1994-07-05 | At&T Bell Laboratories | Method for integrated circuit fabrication including linewidth control during etching |
US5950106A (en) * | 1996-05-14 | 1999-09-07 | Advanced Micro Devices, Inc. | Method of patterning a metal substrate using spin-on glass as a hard mask |
US5874010A (en) * | 1996-07-17 | 1999-02-23 | Headway Technologies, Inc. | Pole trimming technique for high data rate thin film heads |
EP0895278A3 (fr) | 1997-08-01 | 2000-08-23 | Siemens Aktiengesellschaft | Procédé de structuration |
US6087270A (en) * | 1998-06-18 | 2000-07-11 | Micron Technology, Inc. | Method of patterning substrates |
US6136511A (en) * | 1999-01-20 | 2000-10-24 | Micron Technology, Inc. | Method of patterning substrates using multilayer resist processing |
KR100407542B1 (ko) * | 1999-03-09 | 2003-11-28 | 동경 엘렉트론 주식회사 | 반도체 장치 및 그 제조 방법 |
US6605412B2 (en) | 2000-02-18 | 2003-08-12 | Murata Manufacturing Co., Ltd. | Resist pattern and method for forming wiring pattern |
US6740469B2 (en) | 2002-06-25 | 2004-05-25 | Brewer Science Inc. | Developer-soluble metal alkoxide coatings for microelectronic applications |
US6872506B2 (en) * | 2002-06-25 | 2005-03-29 | Brewer Science Inc. | Wet-developable anti-reflective compositions |
US7507783B2 (en) * | 2003-02-24 | 2009-03-24 | Brewer Science Inc. | Thermally curable middle layer comprising polyhedral oligomeric silsesouioxanes for 193-nm trilayer resist process |
JP5368674B2 (ja) * | 2003-10-15 | 2013-12-18 | ブルーワー サイエンス アイ エヌ シー. | 現像液に可溶な材料および現像液に可溶な材料をビアファーストデュアルダマシン適用において用いる方法 |
US7320170B2 (en) * | 2004-04-20 | 2008-01-22 | Headway Technologies, Inc. | Xenon ion beam to improve track width definition |
US20050255410A1 (en) * | 2004-04-29 | 2005-11-17 | Guerrero Douglas J | Anti-reflective coatings using vinyl ether crosslinkers |
US20070207406A1 (en) * | 2004-04-29 | 2007-09-06 | Guerrero Douglas J | Anti-reflective coatings using vinyl ether crosslinkers |
US7914974B2 (en) | 2006-08-18 | 2011-03-29 | Brewer Science Inc. | Anti-reflective imaging layer for multiple patterning process |
US20090008430A1 (en) * | 2007-07-06 | 2009-01-08 | Lucent Technologies Inc. | Solder-bonding process |
EP2245512B1 (fr) | 2008-01-29 | 2019-09-11 | Brewer Science, Inc. | Procede guide de formation de motifs sur un masque dur par de multiples expositions en fond sombre |
US9640396B2 (en) | 2009-01-07 | 2017-05-02 | Brewer Science Inc. | Spin-on spacer materials for double- and triple-patterning lithography |
CN103034047B (zh) * | 2011-09-29 | 2014-10-29 | 上海微电子装备有限公司 | 一种提高分辨率的光刻工艺 |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3873361A (en) * | 1973-11-29 | 1975-03-25 | Ibm | Method of depositing thin film utilizing a lift-off mask |
DE2623688A1 (de) * | 1975-05-28 | 1976-12-02 | Hitachi Ltd | Verfahren zum ausbilden von mustern bei der herstellung von elektronischen mikrobauteilen |
FR2310633A1 (fr) * | 1975-05-09 | 1976-12-03 | Ibm | Procede pour former des configurations de films desirees selon les techniques additives |
US4025411A (en) * | 1974-10-25 | 1977-05-24 | Hitachi, Ltd. | Fabricating semiconductor device utilizing a physical ion etching process |
US4070501A (en) * | 1976-10-28 | 1978-01-24 | Ibm Corporation | Forming self-aligned via holes in thin film interconnection systems |
Family Cites Families (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
GB1230421A (fr) * | 1967-09-15 | 1971-05-05 | ||
US3867216A (en) * | 1972-05-12 | 1975-02-18 | Adir Jacob | Process and material for manufacturing semiconductor devices |
US3962004A (en) * | 1974-11-29 | 1976-06-08 | Rca Corporation | Pattern definition in an organic layer |
US4024041A (en) * | 1974-12-18 | 1977-05-17 | Hitachi, Ltd. | Method of forming deposition films for use in multi-layer metallization |
US3985597A (en) * | 1975-05-01 | 1976-10-12 | International Business Machines Corporation | Process for forming passivated metal interconnection system with a planar surface |
JPS5269270A (en) * | 1975-12-05 | 1977-06-08 | Matsushita Electronics Corp | Coating method of photoresist |
DE2629996A1 (de) * | 1976-07-03 | 1978-01-05 | Ibm Deutschland | Verfahren zur passivierung und planarisierung eines metallisierungsmusters |
US4092442A (en) * | 1976-12-30 | 1978-05-30 | International Business Machines Corporation | Method of depositing thin films utilizing a polyimide mask |
-
1978
- 1978-09-11 US US05/941,369 patent/US4244799A/en not_active Expired - Lifetime
-
1979
- 1979-08-23 CA CA334,310A patent/CA1123118A/fr not_active Expired
- 1979-09-07 JP JP50159279A patent/JPS55500646A/ja active Pending
- 1979-09-07 NL NL7920069A patent/NL7920069A/nl unknown
- 1979-09-07 ES ES483987A patent/ES483987A1/es not_active Expired
- 1979-09-07 WO PCT/US1979/000702 patent/WO1980000639A1/fr unknown
- 1979-09-07 DE DE792953117A patent/DE2953117A1/de active Pending
- 1979-09-07 GB GB8014044A patent/GB2043345B/en not_active Expired
- 1979-09-07 BE BE0/197056A patent/BE878667A/fr not_active IP Right Cessation
- 1979-09-10 IT IT25589/79A patent/IT1122539B/it active
- 1979-09-10 IE IE1715/79A patent/IE48479B1/en not_active IP Right Cessation
- 1979-09-10 FR FR7922564A patent/FR2435819A1/fr not_active Withdrawn
-
1980
- 1980-05-06 SE SE8003378A patent/SE434896B/sv unknown
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3873361A (en) * | 1973-11-29 | 1975-03-25 | Ibm | Method of depositing thin film utilizing a lift-off mask |
US4025411A (en) * | 1974-10-25 | 1977-05-24 | Hitachi, Ltd. | Fabricating semiconductor device utilizing a physical ion etching process |
FR2310633A1 (fr) * | 1975-05-09 | 1976-12-03 | Ibm | Procede pour former des configurations de films desirees selon les techniques additives |
DE2623688A1 (de) * | 1975-05-28 | 1976-12-02 | Hitachi Ltd | Verfahren zum ausbilden von mustern bei der herstellung von elektronischen mikrobauteilen |
US4070501A (en) * | 1976-10-28 | 1978-01-24 | Ibm Corporation | Forming self-aligned via holes in thin film interconnection systems |
Also Published As
Publication number | Publication date |
---|---|
WO1980000639A1 (fr) | 1980-04-03 |
IE48479B1 (en) | 1985-02-06 |
US4244799A (en) | 1981-01-13 |
IE791715L (en) | 1980-03-11 |
ES483987A1 (es) | 1980-04-01 |
IT7925589A0 (it) | 1979-09-10 |
SE8003378L (sv) | 1980-05-06 |
IT1122539B (it) | 1986-04-23 |
CA1123118A (fr) | 1982-05-04 |
JPS55500646A (fr) | 1980-09-11 |
GB2043345B (en) | 1983-05-18 |
NL7920069A (nl) | 1980-07-31 |
SE434896B (sv) | 1984-08-20 |
GB2043345A (en) | 1980-10-01 |
BE878667A (fr) | 1979-12-31 |
DE2953117A1 (en) | 1980-11-27 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
FR2435819A1 (fr) | Procede de production de circuits integres | |
JPS54154289A (en) | Manufacture of thin-film transistor array | |
KR960019663A (ko) | 집적 회로의 멀티 레벨 메탈리제이션 제조 방법 | |
KR890004392A (ko) | 미세패턴의 형성방법 | |
JPS5591130A (en) | Production of semiconductor device | |
JPS5685711A (en) | Manufacture of diffraction grating | |
JPS57138638A (en) | Photoetching mask | |
JPS6459936A (en) | Manufacture of integrated circuit | |
JPS6025914Y2 (ja) | スクリ−ンマスク | |
JPS57198632A (en) | Fine pattern formation | |
JPS5533035A (en) | Forming of resist pattern shaped like inverted truncated pyramid | |
KR960015703A (ko) | 위상반전마스크 및 그 제조방법 | |
JPS54117690A (en) | Production of semiconductor device | |
JPH07159969A (ja) | 位相シフトマスクおよびその製造方法 | |
JPS5512702A (en) | X ray exposing mask and its manufacturing method | |
JPS5713740A (en) | Forming method for conductor pattern | |
JPS6465841A (en) | Formation of pattern | |
JPS5637674A (en) | Manufacture of semiconductor device | |
JPS6057939A (ja) | 大面積基板のエッチング方法 | |
JPS5732640A (en) | Production of semiconductor device | |
JPS56131933A (en) | Forming method of pattern of metallic film | |
JPS5667927A (en) | Thin film etching method of electronic parts | |
JPS54162460A (en) | Electrode forming method | |
JPS57176729A (en) | Forming method for pattern | |
JPS5749233A (en) | Laminar structure resist and forming method for pattern thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
ST | Notification of lapse |