EP1025746A1 - Schaltungsanordnung zum betrieb mindestens einer entladungslampe - Google Patents
Schaltungsanordnung zum betrieb mindestens einer entladungslampeInfo
- Publication number
- EP1025746A1 EP1025746A1 EP99924760A EP99924760A EP1025746A1 EP 1025746 A1 EP1025746 A1 EP 1025746A1 EP 99924760 A EP99924760 A EP 99924760A EP 99924760 A EP99924760 A EP 99924760A EP 1025746 A1 EP1025746 A1 EP 1025746A1
- Authority
- EP
- European Patent Office
- Prior art keywords
- voltage
- bridge inverter
- circuit
- coupling capacitor
- circuit arrangement
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Classifications
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05B—ELECTRIC HEATING; ELECTRIC LIGHT SOURCES NOT OTHERWISE PROVIDED FOR; CIRCUIT ARRANGEMENTS FOR ELECTRIC LIGHT SOURCES, IN GENERAL
- H05B41/00—Circuit arrangements or apparatus for igniting or operating discharge lamps
- H05B41/14—Circuit arrangements
- H05B41/26—Circuit arrangements in which the lamp is fed by power derived from dc by means of a converter, e.g. by high-voltage dc
- H05B41/28—Circuit arrangements in which the lamp is fed by power derived from dc by means of a converter, e.g. by high-voltage dc using static converters
- H05B41/295—Circuit arrangements in which the lamp is fed by power derived from dc by means of a converter, e.g. by high-voltage dc using static converters with semiconductor devices and specially adapted for lamps with preheating electrodes, e.g. for fluorescent lamps
- H05B41/298—Arrangements for protecting lamps or circuits against abnormal operating conditions
- H05B41/2981—Arrangements for protecting lamps or circuits against abnormal operating conditions for protecting the circuit against abnormal operating conditions
- H05B41/2985—Arrangements for protecting lamps or circuits against abnormal operating conditions for protecting the circuit against abnormal operating conditions against abnormal lamp operating conditions
Definitions
- Circuit arrangement for operating at least one discharge lamp
- the invention relates to a circuit arrangement for operating at least one discharge lamp according to the preamble of patent claim 1.
- a circuit arrangement corresponding to the preamble of claim 1 is disclosed, for example, in laid-open specification EP 0753 987 AI.
- This circuit arrangement has a half-bridge inverter with a switch-off device which switches off the half-bridge inverter in the event of an abnormal operating state, for example in the event of a lamp which is unwilling to ignite or is defective.
- the shutdown device has a field effect transistor, the drain-source path of which is arranged in the control circuit of a half-bridge inverter transistor and switches the control circuit between a low-resistance and a high-resistance state. If an abnormal operating state occurs, the shutdown takes place synchronously with the blocking phase of the half-bridge inverter transistor in the control circuit of which the field effect transistor is arranged.
- the switch-off device of this circuit arrangement reliably switches off the half-bridge inverter when the lamp is unwilling to ignite, but it generally reacts too insensitively to the occurrence of the so-called rectification effect of the discharge lamp, which is explained in more detail
- a possible cause of failure of discharge lamps, in particular low-pressure discharge lamps, is caused by the electron emission capability of the lamp electrodes that is reduced over the life of the lamp. Since the loss of emissivity in the two lamp electrodes generally progresses to different extents over the life of the lamp, one has at the end of the life with AC operated discharge lamp for the discharge current through the discharge lamp a preferred direction. In this case, the discharge lamp has a current-rectifying effect. This effect is called the rectification effect of the discharge lamp. Due to the occurrence of the rectification effect in the discharge lamp, the lamp electrode, which is not capable of emitting emissions, is extremely heated, so that impermissibly high temperatures can occur, which can even cause the lamp bulb glass to melt.
- the rectification effect of the discharge lamp in the case of discharge lamps which are operated on a half-bridge inverter causes the voltage drop across the coupling capacitor or on the coupling capacitors to deviate significantly from the normal value, which is usually half the value of the input voltage of the half-bridge inverter.
- this deviation in the voltage drop across the coupling capacitor or the coupling capacitors leads to the oscillation of the half-bridge inverter being stopped because the supply voltage of one of the two half-bridge branches is in this case too low to maintain the feedback.
- the oscillation of the half-bridge inverter is started again immediately after its interruption by the start circuit of the half-bridge inverter if the shutdown device is not triggered. As a result, the discharge lamp affected by the rectification effect is not reliably switched off, but instead flickers.
- the object of the invention to provide an improved circuit arrangement for operating at least one discharge lamp which does not have the disadvantages of the prior art.
- the circuit arrangement should detect the occurrence of the rectification effect of the at least one discharge lamp and in this case permanently switch off the half-bridge inverter or at least ensure that the voltage and / or the current in the load circuit are limited to non-hazardous values.
- the circuit arrangement according to the invention which has a half-bridge inverter with a control device and a downstream load circuit, at least one coupling capacitor connected to the load circuit and the half-bridge inverter and connections for at least one discharge lamp, has a reference voltage source and a detector circuit which detects the voltage drop across the at least one coupling capacitor or through the compares a voltage divider divided voltage drop across the at least one coupling capacitor with the reference voltage of the reference voltage source and generates an output signal for controlling the half-bridge inverter.
- the occurrence of the rectification effect of the at least one discharge lamp causes a significant deviation of the voltage drop across the at least one coupling capacitor from its normal value, which is half the input voltage of the half-bridge inverter.
- the occurrence of the rectification effect of the at least one discharge lamp is detected by using these means to determine deviations of the voltage drop across the at least one coupling capacitor from its setpoint value and to generate a corresponding output signal and to supply it to the control device of the half-bridge inverter either to switch off the half-bridge inverter or, for example, to lower the voltage and / or the current in the load circuit to harmless values by increasing the frequency.
- the detector circuit of the circuit arrangement according to the invention advantageously has at least two voltage inputs and a voltage output connected to the control device of the half-bridge inverter, a first voltage input being connected to the reference voltage source and a second voltage input being connected to the at least one coupling capacitor.
- the control device advantageously has a switch-off device to which the output signal of the detector circuit is fed.
- the reference voltage source is advantageously designed as a voltage divider which is connected in parallel to the DC voltage input of the half-bridge inverter and at whose center tap the reference voltage is provided.
- the reference voltage is thus generated from the supply voltage of the half-bridge inverter using simple means.
- the detector circuit advantageously consists of at least two transistors and a voltage divider.
- the transistors are advantageously pnp bipolar transistors.
- the voltage divider of the detector circuit advantageously has a first and a second connection and a first and a second center tap, the first connection being connected to the at least one coupling capacitor and the second connection being connected to the reference voltage source, and the first center tap being connected to the emitter of the first pnp transistor and the base of the second pnp transistor is connected, while the second center tap is connected to the emitter of the second pnp transistor and to the base of the first pnp transistor.
- the collector connections of the pnp transistors are advantageously connected to the voltage output of the detector circuit.
- FIG. 1 shows a schematic circuit diagram of a first exemplary embodiment of the circuit arrangement according to the invention for operating a fluorescent lamp
- Figure 2 is a schematic circuit diagram of a second embodiment of the circuit arrangement according to the invention for operating a fluorescent lamp
- Figure 3 is a schematic circuit diagram of a third embodiment of the circuit arrangement according to the invention for operating two fluorescent lamps connected in parallel
- Figure 4 is a schematic circuit diagram of the detector circuit according to a fourth embodiment of the invention for the operation of more than two
- the circuit arrangement shown in FIG. 1 is used to operate a so-called T5 fluorescent lamp.
- This first exemplary embodiment of the invention has two npn transistors QIO, Ql 1 which are connected to one another as half-bridge inverters and whose control electrodes are connected to the control device AI of the half-bridge inverter.
- the half-bridge inverter QIO, Ql l draws its input or supply voltage via the DC voltage connections j10, j 13.
- the DC voltage connection j 13 is at ground potential and a voltage of approximately +400 V is provided at the DC voltage connection j 10.
- This input or supply voltage is generated in a known manner, for example with the aid of an upstream step-up converter, not shown in the figures, from the rectified AC line voltage.
- the control device AI of the half-bridge inverter Q10, Ql l is designed as an integrated circuit that determines the switching clock of the transistors Q10, Ql l.
- a coupling capacitor Cl 1 is connected to the load circuit.
- the resonance capacitor C10 is connected in parallel to the discharge path of the fluorescent lamp LPl.
- the positive terminal of the coupling capacitor C1 is connected to the lamp LP1 via the branch point M12 and its negative terminal is at ground potential.
- the transistors Q10, Ql 1 switch alternately, so that the center tap MIO of the half-bridge inverter Q10, Ql 1 is alternately connected to the high potential U (approx. 400 V) of j 10 and the ground potential of j 13 is. Since the coupling capacitor Cl l is ideally charged to half the supply voltage U / 2 (approx. 200 V) of the half-bridge inverter, a medium-frequency alternating current flows between the center tap MIO and the branching point M12, the frequency of which is essentially due to the switching cycle of the transistors - disturb QIO, Ql l is determined. During the electrode preheating phase, the alternating current flows through the two lamp electrodes and the resonance capacitor CIO.
- the ignition voltage for the fluorescent lamp LP1 is provided on the resonance capacitor CIO, for example by means of the resonance increase method.
- the alternating current flows essentially over the discharge path of the lamp and the resonance capacitor is almost bridged.
- the circuit arrangement has a voltage divider, which consists of the two resistors R13, R14 and their center tap M1, and a detector circuit DE1.
- the voltage divider R13, R14 is arranged parallel to the DC voltage input j 10, j 13 of the half-bridge inverter. Since the two voltage divider resistors R13, R14 have the same resistance value, half the supply voltage U / 2 of the half-bridge inverter Q10, Ql 1 is present at their center tap M1.
- the detector circuit DE1 has a first voltage input which is connected to the branching point M12 and thus to the positive connection of the coupling capacitor C1, and a second voltage input which is connected to the center tap M1 of the voltage divider R13, R14 and one with the control device AI connected voltage output.
- This detector circuit DE1 consists of a voltage divider RIO, R1, R12 formed by the three resistors RIO, R1, R12 and two pnp bipolar transistors Q12, Q13.
- the three voltage divider resistors RIO, Rl l, R12 are connected in series between the two taps M12 and Ml 1.
- the first center tap j 11 of the voltage divider RIO, Rl 1, R12 located between the resistors RIO, Rl 1 is connected to the emitter of the first pnp transistor Q12 and to the base of the second pnp transistor Q13.
- the second center tap located between the resistors R1, R12 jl2 of the voltage divider RIO, Rl l, R12 is connected to the emitter of the second pnp transistor Q13 and to the base of the first pnp transistor Q12.
- the collectors of the two transistors Q12, Q13 are connected to one another and form the voltage output of the detector circuit DE1.
- This deviation of the potential at the tap M12 from the ideal value U / 2 causes a voltage drop at the voltage divider RIO, Rl 1, R12.
- the voltage divider RIO, Rl l, R12 then generates a drive signal for the base of one of the pnp transistors Q12 or Q13. If the potential at the tap M12 is, for example, less than U / 2, the base of the second pnp transistor Q13 is driven. If, on the other hand, the potential at the tap M12 is shifted to a higher value than U / 2, the base of the first pnp transistor Q12 is driven.
- the PNP transistor Q12 or Q13 turns on when the voltage difference between its base and its emitter is -0.6 V.
- the resistor R1 is dimensioned such that the pnp transistor Q12 or Q13 is only switched through when the potential at the tap M12 deviates by approximately 100 V from the ideal value U / 2.
- the detector circuit DE1 generates an output signal for the control device AI of the half-bridge inverter Q10, Ql 1, which is preferably used to switch off the half-bridge inverter Q10, Ql 1.
- it can also be used to limit the voltage and / or the current in the load circuit, for example by increasing the control frequency of the half-bridge inverter transistors Q10, Q11.
- Table 1 A dimensioning of the components of the circuit arrangement according to the first exemplary embodiment is given in Table 1.
- the circuit arrangement has two npn transistors Q20, Q21 which are connected to one another as half-bridge inverters and whose control electrodes are connected to the control device A2 of the half-bridge inverter.
- the half-bridge inverter Q20, Q21 draws its input or supply voltage via the DC voltage connections j20, j23.
- the DC voltage connection j23 is at ground potential and a voltage of approximately +400 V is provided at the DC voltage connection j20.
- This input or supply voltage is generated in a known manner, for example with the aid of an upstream step-up converter, not shown in the figures, from the rectified AC line voltage.
- the control device A2 of the half-bridge inverter Q20, Q21 is designed as an integrated circuit which determines the switching clock of the transistors Q20, Q21.
- a load circuit designed as a series resonance circuit is connected to the center tap M20 of the half-bridge inverter Q20, Q21 and has a resonance inductor L2, a resonance capacitor C20 and a fluorescent lamp LP2.
- a coupling capacitor C21 is connected to the load circuit.
- the resonance capacitor C20 is connected in parallel to the discharge path of the fluorescent lamp LP2.
- the positive connection of the coupling capacitor C21 is Junction point M22 connected to the lamp LP2 and its negative connection is at ground potential.
- the transistors Q20, Q21 switch alternately, so that the center tap M20 of the half-bridge inverter Q20, Q21 is alternately connected to the high potential U (approx. 400 V) of j20 and the ground potential of j23. Since the coupling capacitor C21 is ideally charged to half the supply voltage U / 2 (approx. 200 V) of the half-bridge inverter, a medium-frequency alternating current flows between the center tap M20 and the branching point M22, the frequency of which is essentially due to the switching clock of the transistors Q20 , Q21 is determined.
- the circuit arrangement according to the second exemplary embodiment has a reference voltage source U ref and a detector circuit and a voltage divider R23, R24, which is connected to the coupling capacitor C21 and divides the coupling capacitor voltage U / 2 down in the ratio of the resistance values of the voltage dividing resistors R23, R24.
- the detector circuit consists of the voltage dividing resistors R20, R21, R22 and of the pnp small signal transistors Q22, Q23. This detector circuit is constructed in exactly the same way as the detector circuit DE1 of the first exemplary embodiment. However, their voltage inputs are connected to the center tap of the voltage divider R23, R24 and to the reference voltage source U ref .
- the main difference to the first embodiment is that the detector circuit of the second embodiment does not - as in the first embodiment - detect the voltage drop across the coupling capacitor C21, but instead monitors the voltage drop across the voltage divider resistor R24 and compares it with the reference voltage of the reference voltage source U ref .
- the reference voltage U ref is approximately +5 V and is generated by means of an auxiliary voltage source.
- the voltage drop across the coupling capacitor C21 is divided down in a ratio of 1/39, so that, ideally, a voltage of approximately +5 V is also present at the resistor R24, since the voltage drop across the coupling capacitor C21 ideally equals half the supply Voltage U / 2 of the half-bridge inverter Q20, Q21, that is approximately equal to 200 V.
- the detector circuit R20, R21, R22, Q22, Q23 with the center grabbed j21, j22 for the emitter and base connections of the transistors Q22, Q23 otherwise works exactly like the detector circuit DE1 of the first embodiment. The only difference is that the detector circuit of the second exemplary embodiment (FIG.
- the detector circuit supplies an output signal for the control device A2 of the half-bridge inverter Q20, Q21, which is preferably used to switch off the half-bridge inverter Q20, Q21.
- a suitable dimensioning of the components of the circuit arrangement according to the second exemplary embodiment of the invention is given in Table 2.
- the third exemplary embodiment (FIG. 3) describes the application of the invention to a circuit arrangement for operating two fluorescent lamps LP3, LP4 connected in parallel.
- This circuit arrangement has two npn transistors Q30, Q31 interconnected as half-bridge inverters, the control electrodes of which are connected to the control device A3 of the half-bridge inverter.
- the half-bridge inverter Q30, Q31 obtains its input or supply voltage via the DC voltage connections j30, j33.
- the DC voltage connection j33 is at ground potential and a voltage of approximately +400 V is provided at the DC voltage connection j30.
- This input or supply voltage is generated in a known manner, for example with the aid of an upstream step-up converter, not shown in the figures, from the rectified AC line voltage.
- the control device A3 of the half-bridge inverter Q30, Q31 is designed as an integrated circuit which determines the switching clock of the transistors Q30, Q31.
- Connected to the center tap M30 of the half-bridge inverter Q30, Q31 are two load circuits connected in parallel and designed as series resonance circuits. Both load circuits each have a resonance inductor L3 or L4, a resonance capacitor C30 or C31 and a fluorescent lamp LP3 or LP4.
- a coupling capacitor C32 or C33 is connected to both load circuits.
- half the supply voltage U / 2 of the half-bridge inverter Q30, Q31 is present at both coupling capacitors C32, C33.
- the potentials at the taps M31, M32 are therefore ideally U / 2, that is to say approximately +200 V.
- Each of the taps M31 and M32 has a voltage input from one of the voltage divider resistors R30, R31, R32 and the pnp transistors Q32 , Q33 existing detector circuit connected.
- the voltage output of this detector circuit is formed by the interconnected collectors of the PNP transistors Q32, Q33. It is connected to the control circuit A3 of the half-bridge inverter Q30, Q31.
- the first center tap j31 of the voltage divider R30, R31, R32 is connected to the emitter of the first pnp transistor Q32 and to the base of the second pnp transistor Q33, while its second center tap j32 is connected to the emitter of the second pnp transistor Q33 and the base of the first pnp transistor Q32 is connected.
- the detector circuit of the third exemplary embodiment monitors the voltage drop across both coupling capacitors C32 and C33, in that one coupling capacitor C32 and C33 serves as the reference voltage source for the other coupling capacitor C33 and C32, respectively.
- the first pnp transistor Q32 switched through.
- the other coupling capacitor C33 which in this case serves as a reference voltage source. If the voltage at the first coupling capacitor C32 rises a value below 100 V, the second pnp transistor Q33 is turned on.
- the detector circuit In all of the aforementioned cases, in which one of the two pnp transistors Q32 or Q33 is switched on, the detector circuit generates at its voltage output a control signal for the control device A3 of the half-bridge inverter Q30, Q31, which is preferably used to switch off the half-bridge inverter Q30, Q31 .
- the detector circuit of the third embodiment thus works completely analogously to the detector circuit DE1 of the first embodiment. In the unlikely event that the rectification effect occurs with both lamps LP3, LP4 at the same time, the detector circuit of the third exemplary embodiment does not work.
- a suitable dimensioning of the components used in the third exemplary embodiment is given in Table 3.
- FIG. 4 shows a detector circuit with three voltage inputs E1, E2, E3 for a circuit arrangement with a half-bridge inverter, to whose center tap three load circuits connected in parallel are connected.
- Each of the voltage inputs E1, E2, E3 is connected to the connection of the coupling capacitor of one of the load circuits which is at positive potential.
- This detector circuit compares the voltage drop across the coupling capacitors of the three load circuits. It works completely analogously to the detector circuit of the third embodiment. example.
- the detector circuit shown in FIG. 4 consists of three pnp transistors Q42, Q43, Q44, three base-emitter resistors R41, R43, R45 and three series resistors R40, R42, R44.
- the interconnected collectors of the PNP transistors Q42, Q43, Q44 form the voltage output of the detector circuit.
- the transistor Q44 or Q42 or Q43 switches through. If the potential at the input El or E2 or E3 is lowered beyond the response threshold compared to the potential at the other two inputs, the transistor Q42 or Q43 or Q44 switches through. In all of the above cases, a control signal for the control device of the half-bridge inverter is produced at the voltage output of the detector circuit.
- This detector circuit can also be adapted to more than three load circuits connected in parallel by adding further pnp transistors and base-emitter resistors and further series resistors.
- the invention is not limited to the exemplary embodiments explained in more detail above.
- the pnp transistors of the detector circuits can also be replaced by field effect transistors with a similar current-voltage characteristic.
- npn transistors can also be used for the detector circuit. It then only has to be ensured with suitable means that the control device of the half-bridge inverter is acted upon by the detector circuit with control signals of the correct polarity. Table 1: Dimensioning of the electrical components according to the first embodiment
Landscapes
- Circuit Arrangements For Discharge Lamps (AREA)
- Inverter Devices (AREA)
Description
Claims
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
DE19837728 | 1998-08-20 | ||
DE19837728A DE19837728A1 (de) | 1998-08-20 | 1998-08-20 | Schaltungsanordnung zum Betrieb mindestens einer Entladungslampe |
PCT/DE1999/001010 WO2000011916A1 (de) | 1998-08-20 | 1999-04-01 | Schaltungsanordnung zum betrieb mindestens einer entladungslampe |
Publications (2)
Publication Number | Publication Date |
---|---|
EP1025746A1 true EP1025746A1 (de) | 2000-08-09 |
EP1025746B1 EP1025746B1 (de) | 2002-09-04 |
Family
ID=7878098
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP99924760A Expired - Lifetime EP1025746B1 (de) | 1998-08-20 | 1999-04-01 | Schaltungsanordnung zum betrieb von mindestens zwei entladungslampen |
Country Status (7)
Country | Link |
---|---|
US (1) | US6288500B1 (de) |
EP (1) | EP1025746B1 (de) |
JP (1) | JP4315598B2 (de) |
AT (1) | ATE223638T1 (de) |
CA (1) | CA2306815A1 (de) |
DE (2) | DE19837728A1 (de) |
WO (1) | WO2000011916A1 (de) |
Families Citing this family (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
FI106426B (fi) * | 1999-03-31 | 2001-01-31 | Innoware Oy | Loistelamppujen liitäntälaite |
EP1111765B1 (de) * | 1999-12-24 | 2005-10-26 | STMicroelectronics S.r.l. | Spannungsumrichter mit einer selbstschwingenden Halbbrücke nstruktur |
CN1282050C (zh) | 2000-06-19 | 2006-10-25 | 国际整流器有限公司 | 用于镇流控制集成电路中的电路 |
DE10108138A1 (de) * | 2001-02-20 | 2002-08-29 | Patent Treuhand Ges Fuer Elektrische Gluehlampen Mbh | Schutzschaltung für eine Leuchstofflampe |
US20050001558A1 (en) * | 2001-11-07 | 2005-01-06 | Buij Arnold Willem | Ballast circuit arrangement for operating a discharge lamp with end of lamp life detection |
US7902764B2 (en) * | 2005-05-04 | 2011-03-08 | Stmicroelectronics S.R.L. | Control device for discharge lamp |
DE202005013675U1 (de) * | 2005-08-30 | 2005-12-15 | Patent-Treuhand-Gesellschaft für elektrische Glühlampen mbH | EVG für Entladungslampen mit EoL Überwachungsschaltung |
ATE498989T1 (de) | 2007-03-29 | 2011-03-15 | Osram Gmbh | Schaltungsanordnung zur ansteuerung mindestens einer leuchtstofflampe |
DE102009004852A1 (de) * | 2009-01-16 | 2010-07-29 | Osram Gesellschaft mit beschränkter Haftung | Detektorschaltung und Verfahren zur Ansteuerung einer Leuchtstofflampe |
DE102009004851A1 (de) * | 2009-01-16 | 2010-07-29 | Osram Gesellschaft mit beschränkter Haftung | Detektorschaltung und Verfahren zur Ansteuerung einer Leuchtstofflampe |
DE102009007159A1 (de) * | 2009-02-03 | 2010-10-07 | Osram Gesellschaft mit beschränkter Haftung | Schaltungsanordnung zum Betreiben eines Konverters |
DE102012207002A1 (de) * | 2011-12-23 | 2013-06-27 | Tridonic Gmbh & Co. Kg | Verfahren, Betriebsgerät und Beleuchtungssystem |
Family Cites Families (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TW307980B (de) * | 1994-04-28 | 1997-06-11 | Toshiba Light Technic Kk | |
US5475284A (en) | 1994-05-03 | 1995-12-12 | Osram Sylvania Inc. | Ballast containing circuit for measuring increase in DC voltage component |
US5783911A (en) | 1995-07-12 | 1998-07-21 | Patent-Treuhand-Gesellschaft Fuer Elektrische Gluehlampen Mbh | Circuit arrangement for operating electric lamps, and operating method for electric lamps |
NZ326348A (en) * | 1996-01-26 | 1999-03-29 | Tridonic Bauelemente | Method and control circuit for regulation of the operational characteristics especially brightness of gas discharge lamps where lamp current is used as a regulating variable |
US5808422A (en) * | 1996-05-10 | 1998-09-15 | Philips Electronics North America | Lamp ballast with lamp rectification detection circuitry |
US5703439A (en) * | 1996-05-10 | 1997-12-30 | General Electric Company | Lamp power supply circuit with electronic feedback circuit for switch control |
FI102347B1 (fi) | 1997-06-18 | 1998-11-13 | Helvar Oy | Lampun tasasuuntauksen tunnistuspiirillä varustettu elektroninen liitäntälaite |
-
1998
- 1998-08-20 DE DE19837728A patent/DE19837728A1/de not_active Withdrawn
-
1999
- 1999-04-01 AT AT99924760T patent/ATE223638T1/de active
- 1999-04-01 WO PCT/DE1999/001010 patent/WO2000011916A1/de active IP Right Grant
- 1999-04-01 EP EP99924760A patent/EP1025746B1/de not_active Expired - Lifetime
- 1999-04-01 US US09/509,986 patent/US6288500B1/en not_active Expired - Lifetime
- 1999-04-01 JP JP2000567056A patent/JP4315598B2/ja not_active Expired - Fee Related
- 1999-04-01 DE DE59902543T patent/DE59902543D1/de not_active Expired - Lifetime
- 1999-04-01 CA CA002306815A patent/CA2306815A1/en not_active Abandoned
Non-Patent Citations (1)
Title |
---|
See references of WO0011916A1 * |
Also Published As
Publication number | Publication date |
---|---|
EP1025746B1 (de) | 2002-09-04 |
DE59902543D1 (de) | 2002-10-10 |
CA2306815A1 (en) | 2000-03-02 |
JP4315598B2 (ja) | 2009-08-19 |
DE19837728A1 (de) | 2000-02-24 |
US6288500B1 (en) | 2001-09-11 |
WO2000011916A1 (de) | 2000-03-02 |
ATE223638T1 (de) | 2002-09-15 |
JP2002523888A (ja) | 2002-07-30 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP0423885B1 (de) | Stromversorgungseinrichtung mit Einschaltstrombegrenzungsschaltung | |
DE19533103B4 (de) | Schaltungsanordnung zum Betrieb einer Entladungslampe | |
EP0561316B1 (de) | Schaltung zur Ansteuerung eines spannungsgesteuerten Halbleiterschalters | |
DE4129557C2 (de) | Stromversorgungsschaltung für eine Gasentladungslampe in einem Fahrzeug | |
DE102007002731A1 (de) | Lichtstromkreis | |
EP1025746B1 (de) | Schaltungsanordnung zum betrieb von mindestens zwei entladungslampen | |
WO1999056506A1 (de) | Schaltungsanordnung zum betrieb mindestens einer entladungslampe | |
EP0693864B1 (de) | Schaltungsanordnung zum Betrieb einer oder mehrerer Niederdruckentladungslampen | |
EP0294604B1 (de) | Schaltungsanordnung zum Betrieb einer Entladungslampe an einer Niedervolt-Gleichspannungsquelle | |
DE3047289A1 (de) | Zuendvorrichtung fuer eine niederdruckentladungslampe | |
DE10241327A1 (de) | Schaltungsanordnung zum Betrieb von Entladungslampen | |
DE19736894A1 (de) | Integrierte Treiberschaltung | |
DE4100349A1 (de) | Elektronisches vorschaltgeraet | |
DE102013203732A1 (de) | Schaltungsanordnung und Verfahren zum Betreiben mindestens eines Leuchtmittels | |
EP0519220A1 (de) | Vorschaltgerät mit gesteuerter Heizzeit | |
EP0871347A1 (de) | Elektronisches Vorschaltgerät mit automatischem Wiederanlauf | |
DE19734298B4 (de) | Zündschaltkreis zum Zünden einer Leuchtstoffröhre mit vorheizbaren Elektroden | |
EP0558772B1 (de) | Schaltungsanordnung zum Betreiben mehrerer Leuchtstofflampen mit einem Vorschaltgerät | |
EP1223792B1 (de) | EVG zum Betrieb von elektrischen Lampen | |
EP2298036B1 (de) | Schaltungsanordnung und verfahren zum betreiben mindestens einer beleuchtungseinrichtung | |
EP2265097B1 (de) | Schaltungsanordnung und Verfahren zum Betreiben einer Niederdruckentladungslampe | |
EP1189487B1 (de) | Elektronische Schaltung zur Detektion des Wendelbruchs bei Gasentladungslampen | |
EP1081988B1 (de) | Schaltungsanordnung zum Betrieb mindestens einer Entladungslampe | |
DE3503778C2 (de) | Leuchtstofflampen-Vorschaltgerät | |
DE60009222T2 (de) | Regelvorrichtung einer leuchtstofflampe |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
17P | Request for examination filed |
Effective date: 20000417 |
|
AK | Designated contracting states |
Kind code of ref document: A1 Designated state(s): AT DE FI FR GB IT NL SE |
|
17Q | First examination report despatched |
Effective date: 20001127 |
|
RTI1 | Title (correction) |
Free format text: CIRCUIT FOR OPERATING AT LEAST TWO DISCHARGE LAMPS |
|
GRAG | Despatch of communication of intention to grant |
Free format text: ORIGINAL CODE: EPIDOS AGRA |
|
RTI1 | Title (correction) |
Free format text: CIRCUIT FOR OPERATING AT LEAST TWO DISCHARGE LAMPS |
|
GRAG | Despatch of communication of intention to grant |
Free format text: ORIGINAL CODE: EPIDOS AGRA |
|
GRAH | Despatch of communication of intention to grant a patent |
Free format text: ORIGINAL CODE: EPIDOS IGRA |
|
GRAH | Despatch of communication of intention to grant a patent |
Free format text: ORIGINAL CODE: EPIDOS IGRA |
|
GRAA | (expected) grant |
Free format text: ORIGINAL CODE: 0009210 |
|
AK | Designated contracting states |
Kind code of ref document: B1 Designated state(s): AT DE FI FR GB IT NL SE |
|
REF | Corresponds to: |
Ref document number: 223638 Country of ref document: AT Date of ref document: 20020915 Kind code of ref document: T |
|
REG | Reference to a national code |
Ref country code: GB Ref legal event code: FG4D Free format text: NOT ENGLISH |
|
REF | Corresponds to: |
Ref document number: 59902543 Country of ref document: DE Date of ref document: 20021010 |
|
GBT | Gb: translation of ep patent filed (gb section 77(6)(a)/1977) |
Effective date: 20021114 |
|
ET | Fr: translation filed | ||
PLBE | No opposition filed within time limit |
Free format text: ORIGINAL CODE: 0009261 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT |
|
26N | No opposition filed |
Effective date: 20030605 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: SE Payment date: 20110412 Year of fee payment: 13 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: NL Payment date: 20110616 Year of fee payment: 13 Ref country code: AT Payment date: 20110309 Year of fee payment: 13 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: IT Payment date: 20110422 Year of fee payment: 13 |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R081 Ref document number: 59902543 Country of ref document: DE Owner name: OSRAM GMBH, DE Free format text: FORMER OWNER: OSRAM GESELLSCHAFT MIT BESCHRAENKTER HAFTUNG, 81543 MUENCHEN, DE Effective date: 20111130 |
|
REG | Reference to a national code |
Ref country code: NL Ref legal event code: V1 Effective date: 20121101 |
|
REG | Reference to a national code |
Ref country code: SE Ref legal event code: EUG |
|
REG | Reference to a national code |
Ref country code: AT Ref legal event code: MM01 Ref document number: 223638 Country of ref document: AT Kind code of ref document: T Effective date: 20120401 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: AT Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20120401 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: IT Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20120401 Ref country code: SE Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20120402 |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R081 Ref document number: 59902543 Country of ref document: DE Owner name: OSRAM GMBH, DE Free format text: FORMER OWNER: OSRAM AG, 81543 MUENCHEN, DE Effective date: 20130205 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: NL Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20121101 |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R081 Ref document number: 59902543 Country of ref document: DE Owner name: OSRAM GMBH, DE Free format text: FORMER OWNER: OSRAM GMBH, 81543 MUENCHEN, DE Effective date: 20130822 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: GB Payment date: 20140422 Year of fee payment: 16 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: FI Payment date: 20140411 Year of fee payment: 16 Ref country code: FR Payment date: 20140422 Year of fee payment: 16 |
|
GBPC | Gb: european patent ceased through non-payment of renewal fee |
Effective date: 20150401 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: GB Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20150401 Ref country code: FI Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20150401 |
|
REG | Reference to a national code |
Ref country code: FR Ref legal event code: ST Effective date: 20151231 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: FR Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20150430 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: DE Payment date: 20170419 Year of fee payment: 19 |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R119 Ref document number: 59902543 Country of ref document: DE |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: DE Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20181101 |