DK25186D0 - Kredsloebsarrangement til anvendelse i et integreret kredsloeb - Google Patents

Kredsloebsarrangement til anvendelse i et integreret kredsloeb

Info

Publication number
DK25186D0
DK25186D0 DK25186A DK25186A DK25186D0 DK 25186 D0 DK25186 D0 DK 25186D0 DK 25186 A DK25186 A DK 25186A DK 25186 A DK25186 A DK 25186A DK 25186 D0 DK25186 D0 DK 25186D0
Authority
DK
Denmark
Prior art keywords
gate
input
circuit arrangement
circuit
coupled
Prior art date
Application number
DK25186A
Other languages
English (en)
Other versions
DK25186A (da
Inventor
David Frank Burrows
Mark Paraskeva
William Laurence Knight
Original Assignee
Plessey Overseas
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Plessey Overseas filed Critical Plessey Overseas
Publication of DK25186D0 publication Critical patent/DK25186D0/da
Publication of DK25186A publication Critical patent/DK25186A/da

Links

Classifications

    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/317Testing of digital circuits
    • G01R31/3181Functional testing
    • G01R31/3185Reconfiguring for testing, e.g. LSSD, partitioning
    • G01R31/318533Reconfiguring for testing, e.g. LSSD, partitioning using scanning techniques, e.g. LSSD, Boundary Scan, JTAG
    • G01R31/318544Scanning methods, algorithms and patterns
    • G01R31/318547Data generators or compressors
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/317Testing of digital circuits
    • G01R31/3181Functional testing
    • G01R31/3185Reconfiguring for testing, e.g. LSSD, partitioning
    • G01R31/318533Reconfiguring for testing, e.g. LSSD, partitioning using scanning techniques, e.g. LSSD, Boundary Scan, JTAG
    • G01R31/318541Scan latches or cell details
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/317Testing of digital circuits
    • G01R31/3181Functional testing
    • G01R31/3185Reconfiguring for testing, e.g. LSSD, partitioning
    • G01R31/318533Reconfiguring for testing, e.g. LSSD, partitioning using scanning techniques, e.g. LSSD, Boundary Scan, JTAG
    • G01R31/318572Input/Output interfaces
DK25186A 1985-01-17 1986-01-17 Kredsloebsarrangement til anvendelse i et integreret kredsloeb DK25186A (da)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
GB858501143A GB8501143D0 (en) 1985-01-17 1985-01-17 Integrated circuits

Publications (2)

Publication Number Publication Date
DK25186D0 true DK25186D0 (da) 1986-01-17
DK25186A DK25186A (da) 1986-07-18

Family

ID=10572973

Family Applications (1)

Application Number Title Priority Date Filing Date
DK25186A DK25186A (da) 1985-01-17 1986-01-17 Kredsloebsarrangement til anvendelse i et integreret kredsloeb

Country Status (10)

Country Link
US (1) US4740970A (da)
EP (1) EP0190494B1 (da)
JP (1) JPS61217779A (da)
AT (1) ATE56825T1 (da)
AU (1) AU581712B2 (da)
DE (1) DE3579804D1 (da)
DK (1) DK25186A (da)
GB (1) GB8501143D0 (da)
GR (1) GR860073B (da)
IE (1) IE57175B1 (da)

Families Citing this family (34)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB8501143D0 (en) * 1985-01-17 1985-02-20 Plessey Co Plc Integrated circuits
DE3639577A1 (de) * 1986-11-20 1988-05-26 Siemens Ag Logikbaustein zur erzeugung von ungleich verteilten zufallsmustern fuer integrierte schaltungen
JPH0682146B2 (ja) * 1986-12-22 1994-10-19 日本電気株式会社 スキヤンパス方式の論理集積回路
DE68928600T2 (de) * 1988-09-07 1998-07-02 Texas Instruments Inc Erweiterte Prüfschaltung
US6304987B1 (en) * 1995-06-07 2001-10-16 Texas Instruments Incorporated Integrated test circuit
US4894800A (en) * 1988-09-23 1990-01-16 Honeywell, Inc. Reconfigurable register bit-slice for self-test
JP3005250B2 (ja) * 1989-06-30 2000-01-31 テキサス インスツルメンツ インコーポレイテツド バスモニター集積回路
US5361264A (en) * 1989-07-03 1994-11-01 Raytheon Company Mode programmable VLSI data registers
US5119378A (en) * 1990-03-02 1992-06-02 General Electric Company Testing of integrated circuits including internal test circuitry and using token passing to select testing ports
US5228040A (en) * 1990-03-09 1993-07-13 At&T Bell Laboratories Testable implementations of finite state machines and methods for producing them
US6675333B1 (en) 1990-03-30 2004-01-06 Texas Instruments Incorporated Integrated circuit with serial I/O controller
CA2057339C (en) * 1990-12-26 1996-10-22 John F. Blecha, Jr. Test interface for a digital circuit
US5260948A (en) * 1991-03-13 1993-11-09 Ncr Corporation Bidirectional boundary-scan circuit
US5230000A (en) * 1991-04-25 1993-07-20 At&T Bell Laboratories Built-in self-test (bist) circuit
US5260950A (en) * 1991-09-17 1993-11-09 Ncr Corporation Boundary-scan input circuit for a reset pin
US5258985A (en) * 1991-11-12 1993-11-02 Motorola, Inc. Combinational data generator and analyzer for built-in self test
US5661732A (en) * 1995-05-31 1997-08-26 International Business Machines Corporation Programmable ABIST microprocessor for testing arrays with two logical views
US5659551A (en) * 1995-05-31 1997-08-19 International Business Machines Corporation Programmable computer system element with built-in self test method and apparatus for repair during power-on
US5633877A (en) * 1995-05-31 1997-05-27 International Business Machines Corporation Programmable built-in self test method and controller for arrays
US5969538A (en) 1996-10-31 1999-10-19 Texas Instruments Incorporated Semiconductor wafer with interconnect between dies for testing and a process of testing
US6408413B1 (en) 1998-02-18 2002-06-18 Texas Instruments Incorporated Hierarchical access of test access ports in embedded core integrated circuits
US6405335B1 (en) 1998-02-25 2002-06-11 Texas Instruments Incorporated Position independent testing of circuits
US7058862B2 (en) 2000-05-26 2006-06-06 Texas Instruments Incorporated Selecting different 1149.1 TAP domains from update-IR state
GB9920077D0 (en) 1999-08-24 1999-10-27 Sgs Thomson Microelectronics Scan latch circuit
DE19948902C1 (de) * 1999-10-11 2001-07-12 Infineon Technologies Ag Schaltungszelle zur Testmuster-Generierung und Testmuster-Kompression
US6728915B2 (en) 2000-01-10 2004-04-27 Texas Instruments Incorporated IC with shared scan cells selectively connected in scan path
US6769080B2 (en) 2000-03-09 2004-07-27 Texas Instruments Incorporated Scan circuit low power adapter with counter
GB2397675B (en) * 2000-12-06 2004-09-29 Fujitsu Ltd Verification circuitry
JP3842571B2 (ja) * 2001-03-29 2006-11-08 株式会社東芝 フリップフロップ回路
US7028238B2 (en) * 2002-04-18 2006-04-11 Lsi Logic Corporation Input/output characterization chain for an integrated circuit
US7162673B2 (en) * 2003-11-14 2007-01-09 Integrated Device Technology, Inc. Scan chain registers that utilize feedback paths within latch units to support toggling of latch unit outputs during enhanced delay fault testing
JP5792342B2 (ja) * 2014-03-13 2015-10-07 ルネサスエレクトロニクス株式会社 半導体集積回路
US10229748B1 (en) 2017-11-28 2019-03-12 International Business Machines Corporation Memory interface latch with integrated write-through function
US10381098B2 (en) 2017-11-28 2019-08-13 International Business Machines Corporation Memory interface latch with integrated write-through and fence functions

Family Cites Families (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4320509A (en) * 1979-10-19 1982-03-16 Bell Telephone Laboratories, Incorporated LSI Circuit logic structure including data compression circuitry
US4377757A (en) * 1980-02-11 1983-03-22 Siemens Aktiengesellschaft Logic module for integrated digital circuits
DE3176315D1 (en) * 1980-04-11 1987-08-20 Siemens Ag Device for testing a digital circuit with test circuits enclosed in this circuit
US4340857A (en) * 1980-04-11 1982-07-20 Siemens Corporation Device for testing digital circuits using built-in logic block observers (BILBO's)
US4433413A (en) * 1981-10-22 1984-02-21 Siemens Corporation Built-in apparatus and method for testing a microprocessor system
US4493078A (en) * 1982-09-29 1985-01-08 Siemens Corporation Method and apparatus for testing a digital computer
US4594711A (en) * 1983-11-10 1986-06-10 Texas Instruments Incorporated Universal testing circuit and method
US4597080A (en) * 1983-11-14 1986-06-24 Texas Instruments Incorporated Architecture and method for testing VLSI processors
GB8432458D0 (en) * 1984-12-21 1985-02-06 Plessey Co Plc Integrated circuits
GB8432533D0 (en) * 1984-12-21 1985-02-06 Plessey Co Plc Integrated circuits
GB8501143D0 (en) * 1985-01-17 1985-02-20 Plessey Co Plc Integrated circuits

Also Published As

Publication number Publication date
JPS61217779A (ja) 1986-09-27
AU5148085A (en) 1986-07-24
IE57175B1 (en) 1992-05-20
US4740970A (en) 1988-04-26
EP0190494A1 (en) 1986-08-13
DK25186A (da) 1986-07-18
AU581712B2 (en) 1989-03-02
GB8501143D0 (en) 1985-02-20
DE3579804D1 (de) 1990-10-25
EP0190494B1 (en) 1990-09-19
ATE56825T1 (de) 1990-10-15
IE860129L (en) 1986-07-17
GR860073B (en) 1986-05-14

Similar Documents

Publication Publication Date Title
DK25186D0 (da) Kredsloebsarrangement til anvendelse i et integreret kredsloeb
DE3382311D1 (en) Online-monitor.
GB9127379D0 (en) An implementation of the ieee 1149.1 boundary-scan architecture
KR860002870A (ko) 집적회로 장치
EP0358376A3 (en) Integrated test circuit
DE3787827D1 (de) Befehlseingabesystem für einen elektronischen Rechner.
ES2015817A6 (es) Elemento de conmutacion para comunicaciones.
DE3883160T2 (de) Eingangs-/Ausgangs-Puffer für eine integrierte Schaltung.
GB2312048B (en) Integrated circuit testing
ATE96589T1 (de) Serielle schnittstelle.
DE3583590D1 (de) Testsystem fuer eine tastaturschnittstellenschaltung.
KR850006802A (ko) 데이터 전송 장치
DE69330539T2 (de) Steuerungseinrichtung zur Schnittstellensteuerung zwischen einer Testmaschine und einer elektronischen Mehrkanalschaltung, insbesondere nach dem "Boundary Test Standard"
KR900004570B1 (en) Latch circuit with two hold loops
DE3584333D1 (de) Integrierte schaltung mit gemeinsamem eingang.
JPS5444480A (en) Package for integrated circuit
JPS57127996A (en) Check input data set circuit for shift register constituted logical circuit function testing device
KR910014785A (ko) 집적회로장치(integrated circuit device)
JPS57206961A (en) Logical integrated circuit
JPS54121630A (en) Inter-unit interface system
JPS5789155A (en) Integrated logical operation circuit
JPS5718085A (en) Rom
KR900004002A (ko) 집적회로의 배치구조
JPS5669931A (en) Tristate buffer circuit
JPS57115855A (en) Large scale semiconductor integrated circuit device

Legal Events

Date Code Title Description
AHS Application shelved for other reasons than non-payment