DE4133598C2 - Anordnung mit einem auf einem Substrat oberflächenmontierten Chip mit einer integrierten Schaltung und Verfahren zu seiner Herstellung - Google Patents
Anordnung mit einem auf einem Substrat oberflächenmontierten Chip mit einer integrierten Schaltung und Verfahren zu seiner HerstellungInfo
- Publication number
- DE4133598C2 DE4133598C2 DE4133598A DE4133598A DE4133598C2 DE 4133598 C2 DE4133598 C2 DE 4133598C2 DE 4133598 A DE4133598 A DE 4133598A DE 4133598 A DE4133598 A DE 4133598A DE 4133598 C2 DE4133598 C2 DE 4133598C2
- Authority
- DE
- Germany
- Prior art keywords
- chip
- substrate
- conductor tracks
- contact
- mask
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Classifications
-
- H10W76/10—
-
- H10W70/093—
-
- H10W20/40—
-
- H10W90/00—
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
- Y10T29/49124—On flat or curved insulated base, e.g., printed circuit, etc.
- Y10T29/4913—Assembling to base an electrical component, e.g., capacitor, etc.
- Y10T29/49144—Assembling to base an electrical component, e.g., capacitor, etc. by metal fusion
Landscapes
- Wire Bonding (AREA)
- Structures For Mounting Electric Components On Printed Circuit Boards (AREA)
- Testing Or Measuring Of Semiconductors Or The Like (AREA)
- Encapsulation Of And Coatings For Semiconductor Or Solid State Devices (AREA)
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US07/596,690 US5079835A (en) | 1990-10-12 | 1990-10-12 | Method of forming a carrierless surface mounted integrated circuit die |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| DE4133598A1 DE4133598A1 (de) | 1992-04-16 |
| DE4133598C2 true DE4133598C2 (de) | 2000-06-21 |
Family
ID=24388292
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| DE4133598A Expired - Fee Related DE4133598C2 (de) | 1990-10-12 | 1991-10-10 | Anordnung mit einem auf einem Substrat oberflächenmontierten Chip mit einer integrierten Schaltung und Verfahren zu seiner Herstellung |
Country Status (7)
| Country | Link |
|---|---|
| US (1) | US5079835A (enExample) |
| JP (1) | JP3113005B2 (enExample) |
| KR (1) | KR100204950B1 (enExample) |
| DE (1) | DE4133598C2 (enExample) |
| FR (1) | FR2667983B1 (enExample) |
| GB (1) | GB2248721B (enExample) |
| TW (1) | TW243533B (enExample) |
Families Citing this family (15)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5574629A (en) * | 1989-06-09 | 1996-11-12 | Sullivan; Kenneth W. | Solderless printed wiring devices |
| DE4438449A1 (de) * | 1994-10-28 | 1996-07-04 | Sibet Gmbh Sican Forschungs Un | Verfahren zur direkten Kontaktierung elektronischer Bauelemente mit einem Träger und direkt kontaktierbare Bauelemente hierzu |
| US7842599B2 (en) * | 1997-05-27 | 2010-11-30 | Wstp, Llc | Bumping electronic components using transfer substrates |
| US7819301B2 (en) * | 1997-05-27 | 2010-10-26 | Wstp, Llc | Bumping electronic components using transfer substrates |
| US6293456B1 (en) * | 1997-05-27 | 2001-09-25 | Spheretek, Llc | Methods for forming solder balls on substrates |
| US7007833B2 (en) | 1997-05-27 | 2006-03-07 | Mackay John | Forming solder balls on substrates |
| US7288471B2 (en) * | 1997-05-27 | 2007-10-30 | Mackay John | Bumping electronic components using transfer substrates |
| US7654432B2 (en) * | 1997-05-27 | 2010-02-02 | Wstp, Llc | Forming solder balls on substrates |
| US6609652B2 (en) | 1997-05-27 | 2003-08-26 | Spheretek, Llc | Ball bumping substrates, particuarly wafers |
| US6335225B1 (en) * | 1998-02-20 | 2002-01-01 | Micron Technology, Inc. | High density direct connect LOC assembly |
| JP2004222486A (ja) * | 2002-12-27 | 2004-08-05 | Murata Mfg Co Ltd | スイッチング電源モジュール |
| JP2005129552A (ja) * | 2003-10-21 | 2005-05-19 | Rohm Co Ltd | 回路基板 |
| KR100877551B1 (ko) * | 2008-05-30 | 2009-01-07 | 윤점채 | 전자파 차폐 기능을 갖는 반도체 패키지, 그 제조방법 및 지그 |
| JP4881351B2 (ja) * | 2008-07-30 | 2012-02-22 | アオイ電子株式会社 | 半導体装置およびその製造方法 |
| JP5261553B2 (ja) * | 2011-09-15 | 2013-08-14 | アオイ電子株式会社 | 半導体装置およびその製造方法 |
Citations (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4249299A (en) * | 1979-03-05 | 1981-02-10 | Hughes Aircraft Company | Edge-around leads for backside connections to silicon circuit die |
| US4423468A (en) * | 1980-10-01 | 1983-12-27 | Motorola, Inc. | Dual electronic component assembly |
| US4493145A (en) * | 1978-11-08 | 1985-01-15 | Fujitsu Limited | Integrated circuit device having easily cleaned region between mother board and chip carriers mounted thereon |
| US4670770A (en) * | 1984-02-21 | 1987-06-02 | American Telephone And Telegraph Company | Integrated circuit chip-and-substrate assembly |
| US4682207A (en) * | 1982-03-17 | 1987-07-21 | Fujitsu Limited | Semiconductor device including leadless packages and a base plate for mounting the leadless packages |
| US4697204A (en) * | 1982-07-27 | 1987-09-29 | Fuji Xerox Co., Ltd. | Leadless chip carrier and process for fabrication of same |
| JPS62263666A (ja) * | 1986-05-10 | 1987-11-16 | Matsushita Electronics Corp | 樹脂封止型半導体パツケ−ジ |
| US4899207A (en) * | 1986-08-27 | 1990-02-06 | Digital Equipment Corporation | Outer lead tape automated bonding |
Family Cites Families (11)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US3398232A (en) * | 1965-10-19 | 1968-08-20 | Amp Inc | Circuit board with interconnected signal conductors and interconnected shielding conductors |
| US3483308A (en) * | 1968-10-24 | 1969-12-09 | Texas Instruments Inc | Modular packages for semiconductor devices |
| GB1250248A (enExample) * | 1969-06-12 | 1971-10-20 | ||
| US4288841A (en) * | 1979-09-20 | 1981-09-08 | Bell Telephone Laboratories, Incorporated | Double cavity semiconductor chip carrier |
| US4538346A (en) * | 1981-09-14 | 1985-09-03 | Sfe Technologies, Inc. | Method for manufacture of selectively coated carrier plate |
| FR2515428A1 (fr) * | 1981-10-27 | 1983-04-29 | Thomson Csf | Boitier comportant au moins deux circuits integres |
| US4551747A (en) * | 1982-10-05 | 1985-11-05 | Mayo Foundation | Leadless chip carrier apparatus providing for a transmission line environment and improved heat dissipation |
| US4572757A (en) * | 1984-01-23 | 1986-02-25 | The Jade Corporation | Method of making a microcircuit substrate |
| JPH0770558B2 (ja) * | 1986-05-13 | 1995-07-31 | 三菱電機株式会社 | 半導体装置 |
| US4860443A (en) * | 1987-01-21 | 1989-08-29 | Hughes Aircraft Company | Method for connecting leadless chip package |
| US4821007A (en) * | 1987-02-06 | 1989-04-11 | Tektronix, Inc. | Strip line circuit component and method of manufacture |
-
1990
- 1990-10-12 US US07/596,690 patent/US5079835A/en not_active Expired - Lifetime
-
1991
- 1991-09-14 TW TW080107289A patent/TW243533B/zh not_active IP Right Cessation
- 1991-10-07 GB GB9121255A patent/GB2248721B/en not_active Expired - Fee Related
- 1991-10-10 KR KR1019910017718A patent/KR100204950B1/ko not_active Expired - Fee Related
- 1991-10-10 DE DE4133598A patent/DE4133598C2/de not_active Expired - Fee Related
- 1991-10-11 JP JP03263929A patent/JP3113005B2/ja not_active Expired - Lifetime
- 1991-10-11 FR FR9112559A patent/FR2667983B1/fr not_active Expired - Fee Related
Patent Citations (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4493145A (en) * | 1978-11-08 | 1985-01-15 | Fujitsu Limited | Integrated circuit device having easily cleaned region between mother board and chip carriers mounted thereon |
| US4249299A (en) * | 1979-03-05 | 1981-02-10 | Hughes Aircraft Company | Edge-around leads for backside connections to silicon circuit die |
| US4423468A (en) * | 1980-10-01 | 1983-12-27 | Motorola, Inc. | Dual electronic component assembly |
| US4682207A (en) * | 1982-03-17 | 1987-07-21 | Fujitsu Limited | Semiconductor device including leadless packages and a base plate for mounting the leadless packages |
| US4697204A (en) * | 1982-07-27 | 1987-09-29 | Fuji Xerox Co., Ltd. | Leadless chip carrier and process for fabrication of same |
| US4670770A (en) * | 1984-02-21 | 1987-06-02 | American Telephone And Telegraph Company | Integrated circuit chip-and-substrate assembly |
| JPS62263666A (ja) * | 1986-05-10 | 1987-11-16 | Matsushita Electronics Corp | 樹脂封止型半導体パツケ−ジ |
| US4899207A (en) * | 1986-08-27 | 1990-02-06 | Digital Equipment Corporation | Outer lead tape automated bonding |
Non-Patent Citations (3)
| Title |
|---|
| JP 1-189946A2, In: Patent Abstracts of Japan, E-838, 31.10.1989, Vol.13, No.481 * |
| Jp 63-182845A2, In: Patent Abstracts of Japan, E-688, 30.11.1988, Vol.12, No.457 * |
| Top Mounted Pads in Integrated Circuit Components In: LBM TDB, Vol.28, No.6, Nov.1985, pp.2327-28 * |
Also Published As
| Publication number | Publication date |
|---|---|
| FR2667983A1 (fr) | 1992-04-17 |
| TW243533B (enExample) | 1995-03-21 |
| US5079835A (en) | 1992-01-14 |
| DE4133598A1 (de) | 1992-04-16 |
| JP3113005B2 (ja) | 2000-11-27 |
| GB2248721A (en) | 1992-04-15 |
| GB9121255D0 (en) | 1991-11-20 |
| KR100204950B1 (ko) | 1999-06-15 |
| JPH0613436A (ja) | 1994-01-21 |
| GB2248721B (en) | 1994-07-06 |
| KR920008899A (ko) | 1992-05-28 |
| FR2667983B1 (fr) | 1994-01-28 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| DE4133598C2 (de) | Anordnung mit einem auf einem Substrat oberflächenmontierten Chip mit einer integrierten Schaltung und Verfahren zu seiner Herstellung | |
| DE69106225T2 (de) | Integrierte Schaltungseinheit mit flexiblem Substrat. | |
| DE69132685T2 (de) | Halbleiteranordnung bestehend aus einem TAB-Band und deren Herstellungsverfahren | |
| DE60026331T2 (de) | Leiterplatte, halbleiter und herstellung, test und gehäusung desselben und systemplatte und elektronikgerät | |
| DE69232611T2 (de) | Gestapelte Chip-Anordnung und Herstellungsverfahren für dieselbe | |
| DE19521712B4 (de) | Vorrichtung zum Erfassen einer physikalischen Größe | |
| DE69508835T2 (de) | Dreidimensionale Verbindung von Gehäusen elektronischer Bausteine wobei gedruckte Schaltungen angewendet werden | |
| DE2554965C2 (enExample) | ||
| DE19827237B4 (de) | Leiterplattensubstrat für Halbleiterbauelementgehäuse und ein dasselbe verwendende Halbleiterbauelementgehäuse sowie Herstellungsverfahren für diese | |
| DE69129619T2 (de) | Halbleitervorrichtung mit einer vielzahl von anschlussstiften | |
| DE10301512A1 (de) | Verkleinertes Chippaket und Verfahren zu seiner Herstellung | |
| DE69223906T2 (de) | Verfahren zur Herstellung invertierter IC's und IC-Moduln mit einem solcher IC's | |
| DE10151125A1 (de) | Anschlussstruktur und zugehöriges Herstellungsverfahren sowie die Anschlussstruktur verwendende Prüfanschlussanordnung | |
| EP0351581A1 (de) | Hochintegrierte Schaltung sowie Verfahren zu deren Herstellung | |
| DE10020713A1 (de) | Anschlußstruktur | |
| DE10031543A1 (de) | Verfahren zur Erzeugung einer Anschlußstruktur | |
| DE10392306T5 (de) | Kontaktstruktur mit Siliziumtastkontaktgeber | |
| DE10002852A1 (de) | Abschirmeinrichtung und elektrisches Bauteil mit einer Abschirmeinrichtung | |
| DE69322477T2 (de) | 3D-Verbindungsverfahren für Gehäuse von elektronischen Bauteilen und resultierendes 3D-Bauteil | |
| DE69514438T2 (de) | Mikrowellenoszillator und Verfahren zu dessen Herstellung | |
| DE69524724T2 (de) | Elektronische schaltungspackung | |
| DE69004581T2 (de) | Plastikumhüllte Hybrid-Halbleiteranordnung. | |
| DE69723801T2 (de) | Herstellungsverfahren einer Kontaktgitter-Halbleiterpackung | |
| DE3851223T2 (de) | Monolithische Flachtafel-Anzeigevorrichtung. | |
| DE10017746B4 (de) | Verfahren zur Herstellung eines elektronischen Bauteils mit mikroskopisch kleinen Kontaktflächen |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| 8110 | Request for examination paragraph 44 | ||
| D2 | Grant after examination | ||
| 8364 | No opposition during term of opposition | ||
| 8328 | Change in the person/name/address of the agent |
Representative=s name: FIENER, J., PAT.-ANW., 87719 MINDELHEIM |
|
| 8339 | Ceased/non-payment of the annual fee |