DE3741029C2 - - Google Patents

Info

Publication number
DE3741029C2
DE3741029C2 DE3741029A DE3741029A DE3741029C2 DE 3741029 C2 DE3741029 C2 DE 3741029C2 DE 3741029 A DE3741029 A DE 3741029A DE 3741029 A DE3741029 A DE 3741029A DE 3741029 C2 DE3741029 C2 DE 3741029C2
Authority
DE
Germany
Prior art keywords
field effect
input
voltage
switching device
control
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired
Application number
DE3741029A
Other languages
German (de)
English (en)
Other versions
DE3741029A1 (de
Inventor
Takenori Okitaka
Yukio Itami Hyogo Jp Miyazaki
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Mitsubishi Electric Corp
Original Assignee
Mitsubishi Electric Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Mitsubishi Electric Corp filed Critical Mitsubishi Electric Corp
Publication of DE3741029A1 publication Critical patent/DE3741029A1/de
Application granted granted Critical
Publication of DE3741029C2 publication Critical patent/DE3741029C2/de
Granted legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/003Modifications for increasing the reliability for protection
    • H03K19/00346Modifications for eliminating interference or parasitic voltages or currents
    • H03K19/00361Modifications for eliminating interference or parasitic voltages or currents in field effect transistor circuits
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/0008Arrangements for reducing power consumption
    • H03K19/0013Arrangements for reducing power consumption in field effect transistor circuits
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/02Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
    • H03K19/08Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices
    • H03K19/094Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices using field-effect transistors
    • H03K19/09425Multistate logic
    • H03K19/09429Multistate logic one of the states being the high impedance or floating state

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Computing Systems (AREA)
  • General Engineering & Computer Science (AREA)
  • Mathematical Physics (AREA)
  • Power Engineering (AREA)
  • Electronic Switches (AREA)
  • Logic Circuits (AREA)
DE19873741029 1986-12-04 1987-12-03 Integrierte feldeffektschaltung mit drei komplementaeren zustaenden Granted DE3741029A1 (de)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP61290195A JPS63142719A (ja) 1986-12-04 1986-12-04 3ステ−ト付相補型mos集積回路

Publications (2)

Publication Number Publication Date
DE3741029A1 DE3741029A1 (de) 1988-06-16
DE3741029C2 true DE3741029C2 (enrdf_load_html_response) 1989-03-02

Family

ID=17752984

Family Applications (1)

Application Number Title Priority Date Filing Date
DE19873741029 Granted DE3741029A1 (de) 1986-12-04 1987-12-03 Integrierte feldeffektschaltung mit drei komplementaeren zustaenden

Country Status (5)

Country Link
US (1) US4837463A (enrdf_load_html_response)
JP (1) JPS63142719A (enrdf_load_html_response)
KR (1) KR900007377B1 (enrdf_load_html_response)
DE (1) DE3741029A1 (enrdf_load_html_response)
NL (1) NL8702900A (enrdf_load_html_response)

Families Citing this family (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2574839B2 (ja) * 1988-01-20 1997-01-22 株式会社日立製作所 クロック駆動回路
US5065048A (en) * 1988-09-19 1991-11-12 Hitachi, Ltd. Semiconductor logic circuit with noise suppression circuit
DE3904901A1 (de) * 1989-02-17 1990-08-23 Texas Instruments Deutschland Integrierte gegentakt-ausgangsstufe
US5153464A (en) * 1990-12-14 1992-10-06 Hewlett-Packard Company Bicmos tri-state output buffer
TW242204B (enrdf_load_html_response) * 1991-12-09 1995-03-01 Philips Nv
US6753708B2 (en) * 2002-06-13 2004-06-22 Hewlett-Packard Development Company, L.P. Driver circuit connected to pulse shaping circuitry and method of operating same

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4295062A (en) * 1979-04-02 1981-10-13 National Semiconductor Corporation CMOS Schmitt trigger and oscillator
US4363978A (en) * 1980-07-31 1982-12-14 Rockwell International Corporation Reduced power tristate driver circuit
US4456837A (en) * 1981-10-15 1984-06-26 Rca Corporation Circuitry for generating non-overlapping pulse trains
JPS5923915A (ja) * 1982-07-30 1984-02-07 Toshiba Corp シユミツトトリガ回路
JPH06103837B2 (ja) * 1985-03-29 1994-12-14 株式会社東芝 トライステ−ト形出力回路
JPH0648616A (ja) * 1992-07-27 1994-02-22 Canon Inc 画像形成装置

Also Published As

Publication number Publication date
NL8702900A (nl) 1988-07-01
US4837463A (en) 1989-06-06
KR880008535A (ko) 1988-08-31
DE3741029A1 (de) 1988-06-16
JPS63142719A (ja) 1988-06-15
KR900007377B1 (ko) 1990-10-08

Similar Documents

Publication Publication Date Title
DE3686283T2 (de) Hochgeschwindigkeits-cmos-schaltung mit kontrollierter anstiegszeit.
DE3689296T2 (de) Ausgangsschaltung mit Pegelstabilisierung.
DE68910711T2 (de) Zeitlich abweichende Ansteuerung zur Verwendung in integrierten Schaltungen.
DE4344307C2 (de) Ausgangsschaltung einer integrierten Halbleiterschaltkreisvorrichtung
DE68918164T2 (de) Integrierte Halbleiterschaltung mit einem CMOS-Inverter.
DE3327260A1 (de) Schmitt-trigger
DE3784285T2 (de) Integrierte komplementaere mos-schaltung.
DE68922240T2 (de) Komplementärausgangsschaltung für eine logische Schaltung.
EP0496018B1 (de) Integrierte Schaltung zur Erzeugung eines Reset-Signals
DE4135528A1 (de) Tristate-treiberschaltung
DE68907451T2 (de) Ausgangstreiberschaltung für Halbleiter-IC.
DE69827350T2 (de) Ausgangsstufe mit anstiegs-steuermitteln
EP0589221B1 (de) Integrierte Halbleiterschaltungsanordnung
DE69312939T2 (de) Integrierte Schaltung mit bidirektionnellem Anschlussstift
DE3741029C2 (enrdf_load_html_response)
DE69618135T2 (de) Ausgangsschaltung
DE69001669T2 (de) Gegen rauschen geschuetzter schwellwertdetektor.
DE2925331A1 (de) Schaltung mit doppelzweckanschluss
DE69131532T2 (de) Schaltung zum Ansteuern einer schwebenden Schaltung mit einem digitalen Signal
DE4202266C2 (de) Ausgabepufferschaltung
EP0496910B1 (de) Schaltungsanordnung zur Generierung eines Rücksetzsignals
DE69025844T2 (de) Ausgangsschaltung mit bipolaren Transistoren im Ausgang, zur Verwendung in einem MOS-IC
DE69630018T2 (de) Logische schaltung für niedrige spannungen
DE4007212C2 (enrdf_load_html_response)
DE68901976T2 (de) Push-pull-ausgangsschaltung, ohne belastung durch hochenergetische traeger.

Legal Events

Date Code Title Description
OP8 Request for examination as to paragraph 44 patent law
D2 Grant after examination
8364 No opposition during term of opposition
8320 Willingness to grant licences declared (paragraph 23)
8339 Ceased/non-payment of the annual fee