DE3710821A1 - Halbleiterspeichereinrichtung - Google Patents
HalbleiterspeichereinrichtungInfo
- Publication number
- DE3710821A1 DE3710821A1 DE19873710821 DE3710821A DE3710821A1 DE 3710821 A1 DE3710821 A1 DE 3710821A1 DE 19873710821 DE19873710821 DE 19873710821 DE 3710821 A DE3710821 A DE 3710821A DE 3710821 A1 DE3710821 A1 DE 3710821A1
- Authority
- DE
- Germany
- Prior art keywords
- capacitor
- memory cell
- sense amplifier
- memory device
- semiconductor memory
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000004065 semiconductor Substances 0.000 title claims description 19
- 239000003990 capacitor Substances 0.000 claims description 82
- 230000015654 memory Effects 0.000 claims description 78
- 230000003213 activating effect Effects 0.000 claims description 22
- 238000012544 monitoring process Methods 0.000 claims description 18
- 238000000034 method Methods 0.000 claims description 12
- 230000004913 activation Effects 0.000 claims 2
- 230000006870 function Effects 0.000 claims 1
- 238000010586 diagram Methods 0.000 description 12
- 238000004519 manufacturing process Methods 0.000 description 7
- 230000010354 integration Effects 0.000 description 3
- 230000007257 malfunction Effects 0.000 description 3
- 230000035945 sensitivity Effects 0.000 description 3
- 238000007664 blowing Methods 0.000 description 2
- 241000750097 Pseudeos Species 0.000 description 1
- 230000005540 biological transmission Effects 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- 239000007787 solid Substances 0.000 description 1
- 239000000758 substrate Substances 0.000 description 1
- OPASCBHCTNRLRM-UHFFFAOYSA-N thiometon Chemical compound CCSCCSP(=S)(OC)OC OPASCBHCTNRLRM-UHFFFAOYSA-N 0.000 description 1
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
- G11C11/407—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
- G11C11/409—Read-write [R-W] circuits
- G11C11/4099—Dummy cell treatment; Reference voltage generators
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
- G11C11/407—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
- G11C11/409—Read-write [R-W] circuits
- G11C11/4091—Sense or sense/refresh amplifiers, or associated sense circuitry, e.g. for coupled bit-line precharging, equalising or isolating
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Dram (AREA)
- Semiconductor Memories (AREA)
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP61074979A JPS62232796A (ja) | 1986-04-01 | 1986-04-01 | 半導体記憶装置 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| DE3710821A1 true DE3710821A1 (de) | 1987-10-15 |
| DE3710821C2 DE3710821C2 (enExample) | 1989-12-28 |
Family
ID=13562916
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| DE19873710821 Granted DE3710821A1 (de) | 1986-04-01 | 1987-04-01 | Halbleiterspeichereinrichtung |
Country Status (4)
| Country | Link |
|---|---|
| US (1) | US4811290A (enExample) |
| JP (1) | JPS62232796A (enExample) |
| KR (1) | KR910000152B1 (enExample) |
| DE (1) | DE3710821A1 (enExample) |
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| EP0448025A3 (enExample) * | 1990-03-19 | 1994-02-02 | Sharp Kk | |
| EP0405812A3 (enExample) * | 1989-06-20 | 1994-04-06 | Texas Instruments Inc | |
| EP0756285A1 (en) * | 1995-07-28 | 1997-01-29 | STMicroelectronics S.r.l. | Modulated slope signal generation circuit, particularly for latch data sensing arrangements |
Families Citing this family (11)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4953130A (en) * | 1988-06-27 | 1990-08-28 | Texas Instruments, Incorporated | Memory circuit with extended valid data output time |
| JP2614514B2 (ja) * | 1989-05-19 | 1997-05-28 | 三菱電機株式会社 | ダイナミック・ランダム・アクセス・メモリ |
| JP2825135B2 (ja) * | 1990-03-06 | 1998-11-18 | 富士通株式会社 | 半導体記憶装置及びその情報書込読出消去方法 |
| JPH05266663A (ja) * | 1992-03-19 | 1993-10-15 | Fujitsu Ltd | 半導体記憶装置 |
| EP0756379B1 (en) * | 1995-07-28 | 2003-09-24 | STMicroelectronics S.r.l. | Unbalanced latch and fuse circuit including the same |
| JPH0955088A (ja) * | 1995-08-11 | 1997-02-25 | Nec Corp | 半導体メモリ |
| EP0798729B1 (en) * | 1996-03-29 | 2004-11-03 | STMicroelectronics S.r.l. | Reference word line and data propagation reproduction circuit, particularly for non-volatile memories provided with hierarchical decoders |
| US5912853A (en) * | 1996-12-03 | 1999-06-15 | Cirrus Logic, Inc. | Precision sense amplifiers and memories, systems and methods using the same |
| US5901092A (en) * | 1997-08-22 | 1999-05-04 | Micron Technology, Inc. | Memory device having pipelined access and method for pipelining data access |
| KR100275107B1 (ko) * | 1997-12-30 | 2000-12-15 | 김영환 | 강유전체메모리장치및그구동방법 |
| US9494647B1 (en) * | 2013-12-31 | 2016-11-15 | Gsi Technology, Inc. | Systems and methods involving data inversion devices, circuitry, schemes and/or related aspects |
Citations (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| DE2623219B2 (de) * | 1976-05-24 | 1978-10-12 | Siemens Ag, 1000 Berlin Und 8000 Muenchen | Verfahren zum Betreiben einer Leseverstärkerschaltung für einen dynamischen MOS-Speicher und Anordnung zur Durchführung dieses Verfahrens |
Family Cites Families (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4421996A (en) * | 1981-10-09 | 1983-12-20 | Advanced Micro Devices, Inc. | Sense amplification scheme for random access memory |
-
1986
- 1986-04-01 JP JP61074979A patent/JPS62232796A/ja active Pending
-
1987
- 1987-03-30 US US07/031,615 patent/US4811290A/en not_active Expired - Lifetime
- 1987-04-01 DE DE19873710821 patent/DE3710821A1/de active Granted
- 1987-04-01 KR KR1019870003079A patent/KR910000152B1/ko not_active Expired
Patent Citations (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| DE2623219B2 (de) * | 1976-05-24 | 1978-10-12 | Siemens Ag, 1000 Berlin Und 8000 Muenchen | Verfahren zum Betreiben einer Leseverstärkerschaltung für einen dynamischen MOS-Speicher und Anordnung zur Durchführung dieses Verfahrens |
Non-Patent Citations (1)
| Title |
|---|
| Lynch, Boll: Optimization of the Latching Pulse for Dynamic Flip-Flop Sensors, In: IEEE Journal of Solid-State Circuits, Vol. SC-9, No. 2, April 1974, S. 49-54 * |
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| EP0405812A3 (enExample) * | 1989-06-20 | 1994-04-06 | Texas Instruments Inc | |
| EP0448025A3 (enExample) * | 1990-03-19 | 1994-02-02 | Sharp Kk | |
| EP0756285A1 (en) * | 1995-07-28 | 1997-01-29 | STMicroelectronics S.r.l. | Modulated slope signal generation circuit, particularly for latch data sensing arrangements |
Also Published As
| Publication number | Publication date |
|---|---|
| US4811290A (en) | 1989-03-07 |
| DE3710821C2 (enExample) | 1989-12-28 |
| KR910000152B1 (ko) | 1991-01-21 |
| KR870010549A (ko) | 1987-11-30 |
| JPS62232796A (ja) | 1987-10-13 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| DE4036091C2 (de) | Dynamischer Halbleiterspeicher mit wahlfreiem Zugriff | |
| DE3903714C2 (enExample) | ||
| DE3841944C2 (enExample) | ||
| DE4022153C2 (enExample) | ||
| DE3587592T2 (de) | Halbleiterspeicheranordnung mit Leseverstärkern. | |
| EP0387379A1 (de) | Integrierter Halbleiterspeicher vom Typ DRAM und Verfahren zu seinem Testen | |
| DE3838961C2 (enExample) | ||
| DE3710821A1 (de) | Halbleiterspeichereinrichtung | |
| DE2707456C3 (enExample) | ||
| DE3782103T2 (de) | Dynamischer halbleiterspeicher mit leseschema. | |
| DE3752067T2 (de) | Sehr schnelles Datenabtasterverfahren und dynamische Halbleiterspeicheranordnung zur Realisierung dieses Verfahrens | |
| DE69127317T2 (de) | Halbleiterspeicherschaltung | |
| DE69127126T2 (de) | Direktzugriffsspeicher mit Hilfsredundanzschaltung | |
| EP1099224B1 (de) | Schaltungsanordnung zur generierung einer referenzspannung für das auslesen eines ferroelektrischen speichers | |
| DE69121503T2 (de) | Halbleiterspeicheranordnung mit einer rauscharmen Abfühlstruktur | |
| DE69112692T2 (de) | Dynamische Direktzugriffspeicheranordnung mit verbesserter Speisespannung für eine beschleunigte Wiedereinschreibung von von Speicherzellen gelesenen Informationsbits. | |
| DE69123294T2 (de) | Halbleiterspeicheranordnung | |
| DE4324649A1 (de) | Verstärkerschaltung und Halbleiterspeichervorrichtung, die diesen benutzt | |
| DE4108996A1 (de) | Halbleiterspeichereinrichtung mit beim datenlesen und datenschreiben verschiedenen bit- und wortleitungen | |
| DE4235951C2 (de) | Halbleiterspeichereinrichtung und Betriebsverfahren dafür | |
| DE69126087T2 (de) | Dynamischer ram-speicher, in welchem die zeitabstimmung des endes des auslesens von daten früher ist als herkömmlich | |
| DE69615712T2 (de) | Zellengegenplatteneinstellung für dram-leseoperation | |
| DE2724646A1 (de) | Halbleiterspeicheranordnung | |
| DE10107314C2 (de) | Verfahren zum Lesen einer Speicherzelle eines Halbleiterspeichers und Halbleiterspeicher | |
| DE4018979C2 (de) | Halbleiter-Speichervorrichtung mit verbesserter Leseverstärkerschaltung |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| OP8 | Request for examination as to paragraph 44 patent law | ||
| D2 | Grant after examination | ||
| 8364 | No opposition during term of opposition | ||
| 8320 | Willingness to grant licences declared (paragraph 23) |