DE3373963D1 - Input buffer circuit - Google Patents
Input buffer circuitInfo
- Publication number
- DE3373963D1 DE3373963D1 DE8383307239T DE3373963T DE3373963D1 DE 3373963 D1 DE3373963 D1 DE 3373963D1 DE 8383307239 T DE8383307239 T DE 8383307239T DE 3373963 T DE3373963 T DE 3373963T DE 3373963 D1 DE3373963 D1 DE 3373963D1
- Authority
- DE
- Germany
- Prior art keywords
- buffer circuit
- input buffer
- input
- circuit
- buffer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/02—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
- H03K19/08—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices
- H03K19/094—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices using field-effect transistors
- H03K19/0952—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices using field-effect transistors using Schottky type FET MESFET
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/003—Modifications for increasing the reliability for protection
- H03K19/00369—Modifications for compensating variations of temperature, supply voltage or other physical parameters
- H03K19/00384—Modifications for compensating variations of temperature, supply voltage or other physical parameters in field effect transistor circuits
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/01—Modifications for accelerating switching
- H03K19/017—Modifications for accelerating switching in field-effect transistor circuits
- H03K19/01707—Modifications for accelerating switching in field-effect transistor circuits in asynchronous circuits
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/0175—Coupling arrangements; Interface arrangements
- H03K19/0185—Coupling arrangements; Interface arrangements using field effect transistors only
- H03K19/018507—Interface arrangements
- H03K19/018535—Interface arrangements of Schottky barrier type [MESFET]
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Computing Systems (AREA)
- General Engineering & Computer Science (AREA)
- Mathematical Physics (AREA)
- Power Engineering (AREA)
- Logic Circuits (AREA)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP57208301A JPS5999819A (ja) | 1982-11-27 | 1982-11-27 | 入力インタ−フエイス回路 |
Publications (1)
Publication Number | Publication Date |
---|---|
DE3373963D1 true DE3373963D1 (en) | 1987-11-05 |
Family
ID=16553980
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
DE8383307239T Expired DE3373963D1 (en) | 1982-11-27 | 1983-11-28 | Input buffer circuit |
Country Status (5)
Country | Link |
---|---|
US (1) | US4697110A (de) |
EP (1) | EP0110701B1 (de) |
JP (1) | JPS5999819A (de) |
CA (1) | CA1201179A (de) |
DE (1) | DE3373963D1 (de) |
Families Citing this family (23)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0763140B2 (ja) * | 1985-11-13 | 1995-07-05 | 松下電器産業株式会社 | ゲ−ト回路 |
NZ218649A (en) * | 1985-12-20 | 1989-04-26 | Fujitsu Ltd | Slice amplifier using two fets and slice level control circuitry |
US4701643A (en) * | 1986-03-24 | 1987-10-20 | Ford Microelectronics, Inc. | FET gate current limiter circuits |
EP0254214B1 (de) * | 1986-07-21 | 1990-09-26 | Siemens Aktiengesellschaft | Integrierbare Schaltung zur Pegelumsetzung |
JPH0752837B2 (ja) * | 1987-03-11 | 1995-06-05 | 三菱電機株式会社 | 論理回路 |
US4877976A (en) * | 1987-03-13 | 1989-10-31 | Gould Inc. | Cascade FET logic circuits |
JPS63244930A (ja) * | 1987-03-13 | 1988-10-12 | グールド・インコーポレイテッド | 集積論理回路 |
US4798978A (en) * | 1987-04-30 | 1989-01-17 | Gain Electronics Corporation | GAAS FET logic having increased noise margin |
US4782250A (en) * | 1987-08-31 | 1988-11-01 | International Business Machines Corporation | CMOS off-chip driver circuits |
US4970413A (en) * | 1987-10-28 | 1990-11-13 | Gigabit Logic | VBB-feedback threshold compensation |
US4868427A (en) * | 1987-10-30 | 1989-09-19 | Gazelle Microcircuits, Inc. | ECL to TTL circuit |
US4814635A (en) * | 1987-11-27 | 1989-03-21 | Motorola, Inc. | Voltage translator circuit |
JP2574859B2 (ja) * | 1988-03-16 | 1997-01-22 | 株式会社日立製作所 | Fet論理回路 |
JP2751422B2 (ja) * | 1988-06-27 | 1998-05-18 | 日本電気株式会社 | 半導体装置 |
DE4011937A1 (de) * | 1989-04-17 | 1990-10-18 | Mitsubishi Electric Corp | Eingangspufferschaltkreis fuer integrierte halbleiterschaltkreise |
NL8901170A (nl) * | 1989-05-10 | 1990-12-03 | Philips Nv | Geintegreerde schakeling met een signaalniveauconverter. |
FR2648643B1 (fr) * | 1989-06-20 | 1991-08-30 | Thomson Composants Microondes | Circuit d'interface entre deux circuits numeriques de natures differentes |
JP2774176B2 (ja) * | 1990-03-20 | 1998-07-09 | 富士通株式会社 | 半導体集積回路 |
JPH0567933A (ja) * | 1991-09-06 | 1993-03-19 | Toshiba Corp | レベルシフト回路 |
JP3315178B2 (ja) * | 1993-02-19 | 2002-08-19 | 三菱電機株式会社 | レベルシフト回路 |
US6605974B2 (en) * | 2001-07-31 | 2003-08-12 | Telefonaktiebolaget Lm Ericsson(Publ) | Level shifter with gain |
JP5038710B2 (ja) | 2006-12-28 | 2012-10-03 | 株式会社日立製作所 | レベル変換回路 |
KR101711236B1 (ko) * | 2009-10-09 | 2017-02-28 | 가부시키가이샤 한도오따이 에네루기 켄큐쇼 | 반도체 장치 |
Family Cites Families (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3299291A (en) * | 1964-02-18 | 1967-01-17 | Motorola Inc | Logic elements using field-effect transistors in source follower configuration |
GB1447476A (en) * | 1972-11-28 | 1976-08-25 | Plessey Co Ltd | Semiconductor circuit arrangements |
JPS5845137B2 (ja) * | 1973-05-04 | 1983-10-07 | 株式会社日立製作所 | デンシジユウソウチ |
FR2230125A1 (en) * | 1973-05-16 | 1974-12-13 | Thomson Csf | Intergrated FET voltage converter with FET in series with resistor - to give constant difference between input and output voltages |
US4023050A (en) * | 1976-05-10 | 1977-05-10 | Gte Laboratories Incorporated | Logic level converter |
US4242604A (en) * | 1978-08-10 | 1980-12-30 | National Semiconductor Corporation | MOS Input circuit with selectable stabilized trip voltage |
FR2469052A1 (fr) * | 1979-11-05 | 1981-05-08 | Thomson Csf | Comparateur a memoire, assurant la regeneration de signaux electriques numeriques, et systeme de transmission numerique utilisant un tel comparateur |
FR2485832A1 (fr) * | 1980-06-24 | 1981-12-31 | Thomson Csf | Inverseur logique, et operateur a plusieurs sorties derive de cet inverseur, utilisant au moins un transistor a effet de champ a faible tension de seuil |
JPS5750135A (en) * | 1980-09-09 | 1982-03-24 | Nec Corp | Inverter circuit |
US4393315A (en) * | 1981-05-18 | 1983-07-12 | Sperry Corporation | High-gain stabilized converter |
US4453095A (en) * | 1982-07-16 | 1984-06-05 | Motorola Inc. | ECL MOS Buffer circuits |
US4496856A (en) * | 1982-07-21 | 1985-01-29 | Sperry Corporation | GaAs to ECL level converter |
JPS5943631A (ja) * | 1982-09-06 | 1984-03-10 | Hitachi Ltd | レベル変換入力回路 |
US4558235A (en) * | 1983-08-31 | 1985-12-10 | Texas Instruments Incorporated | MESFET logic gate having both DC and AC level shift coupling to the output |
-
1982
- 1982-11-27 JP JP57208301A patent/JPS5999819A/ja active Pending
-
1983
- 1983-11-25 CA CA000442012A patent/CA1201179A/en not_active Expired
- 1983-11-28 US US06/555,618 patent/US4697110A/en not_active Expired - Fee Related
- 1983-11-28 EP EP83307239A patent/EP0110701B1/de not_active Expired
- 1983-11-28 DE DE8383307239T patent/DE3373963D1/de not_active Expired
Also Published As
Publication number | Publication date |
---|---|
EP0110701A2 (de) | 1984-06-13 |
JPS5999819A (ja) | 1984-06-08 |
EP0110701B1 (de) | 1987-09-30 |
EP0110701A3 (en) | 1985-01-09 |
US4697110A (en) | 1987-09-29 |
CA1201179A (en) | 1986-02-25 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
GB8300933D0 (en) | Input | |
IE821970L (en) | Buffer circuit | |
DE3373963D1 (en) | Input buffer circuit | |
GB8402441D0 (en) | Input device | |
GB8408889D0 (en) | Input device | |
EP0121217A3 (en) | Output buffer circuit | |
HK85495A (en) | Input buffer circuit for receiving multiple level input voltages | |
DE3171077D1 (en) | Buffer circuit | |
GB2125199B (en) | Input device | |
GB8322131D0 (en) | Circuits | |
GB8327876D0 (en) | Delay circuit | |
DE3379759D1 (en) | Buffer circuits | |
GB8305972D0 (en) | Circuit | |
DE3170954D1 (en) | Semiconductor buffer circuit | |
GB8322814D0 (en) | Circuit | |
DE3376514D1 (en) | Buffer circuit with boot-strap circuit | |
DE3377963D1 (en) | Signal input circuit | |
DE3268738D1 (en) | Buffer circuit | |
GB2120486B (en) | High input impedance circuits | |
GB8413786D0 (en) | Buffer circuits | |
GB8333154D0 (en) | Input device | |
GB8711208D0 (en) | Input buffer circuit arrangement | |
GB8311645D0 (en) | Circuit | |
GB8313517D0 (en) | Circuit | |
GB8306208D0 (en) | Circuits |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
8364 | No opposition during term of opposition | ||
8328 | Change in the person/name/address of the agent |
Free format text: STREHL, P., DIPL.-ING. DIPL.-WIRTSCH.-ING. SCHUEBEL-HOPF, U., DIPL.-CHEM. DR.RER.NAT. GROENING, H., DIPL.-ING., PAT.-ANWAELTE, 8000 MUENCHEN |
|
8339 | Ceased/non-payment of the annual fee |