CN202523706U - 扇出晶圆级半导体芯片三维堆叠封装结构 - Google Patents
扇出晶圆级半导体芯片三维堆叠封装结构 Download PDFInfo
- Publication number
- CN202523706U CN202523706U CN201220070273XU CN201220070273U CN202523706U CN 202523706 U CN202523706 U CN 202523706U CN 201220070273X U CN201220070273X U CN 201220070273XU CN 201220070273 U CN201220070273 U CN 201220070273U CN 202523706 U CN202523706 U CN 202523706U
- Authority
- CN
- China
- Prior art keywords
- semiconductor chip
- wafer level
- out wafer
- fan
- moulding compound
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 204
- 238000004806 packaging method and process Methods 0.000 title claims abstract description 25
- 239000000463 material Substances 0.000 claims abstract description 45
- 239000004020 conductor Substances 0.000 claims abstract description 15
- 229910052751 metal Inorganic materials 0.000 claims abstract description 14
- 239000002184 metal Substances 0.000 claims abstract description 14
- 238000000034 method Methods 0.000 claims abstract description 11
- 229920000642 polymer Polymers 0.000 claims abstract description 6
- 239000000206 moulding compound Substances 0.000 claims description 45
- 239000011521 glass Substances 0.000 claims description 21
- 238000000151 deposition Methods 0.000 claims description 8
- 230000004888 barrier function Effects 0.000 claims description 6
- 230000008021 deposition Effects 0.000 claims description 6
- 229920002521 macromolecule Polymers 0.000 claims description 6
- 238000005530 etching Methods 0.000 claims description 4
- 238000001259 photo etching Methods 0.000 claims description 4
- 238000007747 plating Methods 0.000 claims description 4
- 238000007650 screen-printing Methods 0.000 claims description 3
- 238000010276 construction Methods 0.000 claims description 2
- 238000005516 engineering process Methods 0.000 abstract description 19
- 238000007789 sealing Methods 0.000 abstract description 3
- 150000001875 compounds Chemical class 0.000 abstract 3
- 238000000465 moulding Methods 0.000 abstract 3
- 239000010410 layer Substances 0.000 description 45
- 229910000679 solder Inorganic materials 0.000 description 18
- KSAVQLQVUXSOCR-UHFFFAOYSA-M sodium lauroyl sarcosinate Chemical compound [Na+].CCCCCCCCCCCC(=O)N(C)CC([O-])=O KSAVQLQVUXSOCR-UHFFFAOYSA-M 0.000 description 12
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 6
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 6
- 229910052802 copper Inorganic materials 0.000 description 6
- 239000010949 copper Substances 0.000 description 6
- 229910052710 silicon Inorganic materials 0.000 description 6
- 239000010703 silicon Substances 0.000 description 6
- 238000005538 encapsulation Methods 0.000 description 5
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 4
- 239000004411 aluminium Substances 0.000 description 4
- 229910052782 aluminium Inorganic materials 0.000 description 4
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 4
- 238000004519 manufacturing process Methods 0.000 description 4
- 238000005520 cutting process Methods 0.000 description 3
- 238000009713 electroplating Methods 0.000 description 3
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 2
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 2
- 238000005553 drilling Methods 0.000 description 2
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 2
- 239000010931 gold Substances 0.000 description 2
- 229910052737 gold Inorganic materials 0.000 description 2
- 238000002347 injection Methods 0.000 description 2
- 239000007924 injection Substances 0.000 description 2
- 229910052759 nickel Inorganic materials 0.000 description 2
- 238000012856 packing Methods 0.000 description 2
- 239000010936 titanium Substances 0.000 description 2
- 229910052719 titanium Inorganic materials 0.000 description 2
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 2
- 229910052721 tungsten Inorganic materials 0.000 description 2
- 239000010937 tungsten Substances 0.000 description 2
- 238000003491 array Methods 0.000 description 1
- 238000000429 assembly Methods 0.000 description 1
- 230000000712 assembly Effects 0.000 description 1
- 239000004568 cement Substances 0.000 description 1
- 230000002950 deficient Effects 0.000 description 1
- 238000010586 diagram Methods 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 238000004100 electronic packaging Methods 0.000 description 1
- 239000008393 encapsulating agent Substances 0.000 description 1
- 239000003292 glue Substances 0.000 description 1
- 239000011229 interlayer Substances 0.000 description 1
- 230000001681 protective effect Effects 0.000 description 1
- 239000002210 silicon-based material Substances 0.000 description 1
- 230000009897 systematic effect Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/93—Batch processes
- H01L24/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L24/96—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being encapsulated in a common layer, e.g. neo-wafer or pseudo-wafer, said common layer being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/568—Temporary substrate used as encapsulation process aid
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/04105—Bonding areas formed on an encapsulation of the semiconductor or solid-state body, e.g. bonding areas on chip-scale packages
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/12105—Bump connectors formed on an encapsulation of the semiconductor or solid-state body, e.g. bumps on chip-scale packages
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L2224/19—Manufacturing methods of high density interconnect preforms
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32135—Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/32145—Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32225—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32245—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73267—Layer and HDI connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/10—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
- H01L2225/1005—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/1011—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
- H01L2225/1017—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement the lowermost container comprising a device support
- H01L2225/1035—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement the lowermost container comprising a device support the device being entirely enclosed by the support, e.g. high-density interconnect [HDI]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/10—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
- H01L2225/1005—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/1011—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
- H01L2225/1047—Details of electrical connections between containers
- H01L2225/1058—Bump or bump-like electrical connections, e.g. balls, pillars, posts
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
Abstract
一种扇出晶圆级半导体芯片三维堆叠封装结构,包括数个扇出晶圆级半导体芯片封装体,及封装体之间的凸点阵列及高分子保护材料,扇出晶圆级半导体芯片封装体的第一半导体芯片背面及第二半导体芯片背面由贴片材料键合一起,通过模塑料密封成一个整体,在封装体的模塑料上设有垂直通孔并填充导电材料,在模塑料密封体的上下表面分别制作再分布层,在再分布层上设有凸点,通过再分布层的导电金属层连接半导体芯片、通孔中的导电材料以及凸点,实现各半导体芯片之间的电互联,通过堆叠工艺将数个扇出晶圆级半导体芯片封装体进行堆叠。本实用新型的优点是能有效提高三维封装的密度,减小封装体的厚度,且工艺流程简单,成本低,可靠性高。
Description
技术领域
本实用新型涉及一种半导体封装技术,特别涉及一种扇出晶圆级半导体芯片三维堆叠封装结构。
背景技术
由于人们对于电子封装产品高密度、多功能、小型化、轻型化的需求日益迫切,三维系统级封装顺应了这种潮流,目前、三维电子封装技术取得了突飞猛进的发展。利用硅通孔(Through Silicon Via)技术实现半导体芯片的三维堆叠,实现了在三维方向堆叠的密度最大,外形尺寸最小,并且大大改善芯片速度和低功耗的性能,但也存在着工艺成本相对较高的缺点。
晶圆级封装(Wafer Level Packaging;WLP)是在整片晶圆上完成,直接在晶圆上进行封装测试,完成之后才切割制成单颗半导体芯片。传统的WLP封装多采用扇入(Fan in)型态,但是随I/O数目增加,对球距要求趋于严格,因此变化衍生出扇出(Fan out)、扇入(Fan in)及Fan out相互运用等各式新型,其概念已跳脱传统WLP封装。
发明内容
本实用新型的目的是针对已有技术中存在的缺陷,提供一种扇出晶圆级半导体芯片三维堆叠封装结构。本实用新型包含数个扇出晶圆级半导体芯片封装体,多个封装体之间的凸点阵列及高分子保护材料,每个扇出晶圆级半导体芯片封装体包括:数个半导体芯片、载片、贴片材料、模塑料、数个再分布层、通孔、填充导电材料、凸点,其特征在于所述的扇出晶圆级半导体芯片封装体的第一半导体芯片背面及第二半导体芯片背面经由贴片材料键合在一起,并经模塑料密封成一个整体,第一半导体芯片正面的有源面及第二半导体芯片正面的有源面暴露在模塑料之外,并与模塑料的上下表面在同一平面上,在半导体芯片区域之外的模塑料上制作垂直通孔,通孔内填充有导电材料,在模塑料密封体的上下表面分别制作第一再分布层与第二再分布层,在第一再分布层与第二再分布层上分别设有凸点,通过再分布层的导电金属层连接第一半导体芯片、第二半导体芯片、通孔中的导电材料以及凸点,实现第一半导体芯片与第二半导体芯片之间的电互联,将多个扇出晶圆级半导体芯片封装体堆叠,在多个扇出晶圆级半导体芯片封装体之间设有保护凸点阵列的高分子胶层,经凸点阵列及通孔内导电材料实现不同扇出晶圆级半导体芯片封装体之间的电互连。
所述第一半导体芯片及第二半导体芯片,两个半导体芯片的尺寸相同或不同,第一半导体芯片背面及第二半导体芯片背面通过键合工艺经由贴片材料键合在一起,或第一半导体芯片背面及第二半导体芯片背面分别通过键合工艺经由贴片材料键合到载片上,载片的尺寸比半导体芯片大或比半导体芯片小,载片的材料为硅材料或金属,载片上设有用于增强固定作用的固定通孔,其形状为方形或圆形,贴片材料为有铅焊料或无铅焊料、金锡焊料或金硅焊料或高分子贴片材料。
所述数个扇出晶圆级半导体芯片封装体中的第二半导体芯片及第三半导体芯片的尺寸比第一半导体芯片小,通过键合工艺将第二半导体芯片及第三半导体芯片的背面与第一半导体芯片背面键合一起。
所述第一半导体芯片及第二半导体芯片经键合或不经键合,直接通过夹具的辅助由模塑料密封成一个整体,第一半导体芯片及第二半导体芯片的有源面露出模塑料密封体,且与模塑料密封体上下表面在同一个平面上。
所述模塑料密封体上制作有垂直通孔,通孔的形状为圆孔或方孔,其直径在5um~300um,深宽比在1∶1~1∶15之间,通孔的间距在30um~500um,通孔的排布为单圈分布或多圈分布。
所述通孔内通过沉积工艺或电镀工艺填充有导电填充材料,其材料为导电胶或有铅焊料或无铅焊料或金属铜或铝或钨。
所述第一再分布层与第二再分布层分别经光刻或刻蚀或沉积或溅射或电镀工艺制作在第一半导体芯片及第二半导体芯片的模塑料密封体的正反表面上,再分布层包含了绝缘层,金属导电层,绝缘层的材料为高分子材料,金属导电层的材料为:金或铝或镍或铜或钛,第一再分布层与第二再分布层为两层结构或多层结构。
所述凸点阵列经植球或丝网印刷工艺制作在模塑料密封体上下表面的第一再分布层与第二再分布层上,其材料为有铅焊料凸点或无铅焊料凸点或金凸点或铜柱或焊料凸点。
本实用新型的优点是能有效提高三维封装的密度,减小封装体的厚度,且工艺流程简单,成本低,可靠性高。
附图说明
图1扇出晶圆级半导体芯片三维堆叠封装结构示意图;
图2实施例一的结构示意图;
图3实施例一第一半导体芯片与第二半导体芯片背对背键合示意图;
图4实施例一注塑工艺实现第一半导体芯片与第二半导体芯片密封示意图;
图5实施例一注塑工艺完成后第一半导体芯片与第二半导体芯片塑封体结构示意图;
图6实施例一在塑封体上制作垂直通孔示意图;
图7实施例一在垂直通孔内填充导电材料示意图;
图8实施例一在塑封体正反面制作第一再分布层与第二再分布层示意图;
图9实施例一切割分离塑封体成扇出晶圆级半导体芯片封装体示意图;
图10实施例二利用载片进行第一半导体芯片与第二半导体芯片背对背键合示意图;
图11、图11a实施例二带有固定通孔结构的载片结构示意图和A-A剖视图;
图12实施例二利用尺寸小于半导体芯片的载片进行第一半导体芯片与第二半导体芯片背对背键合示意图;
图13实施例三第二半导体芯片尺寸比第一半导体芯片小的扇出晶圆级半导体芯片封装体示意图;
图14实施例四通过夹具辅助直接将第一半导体芯片与第二半导体芯片背对背塑封结构示意图;
图15实施例五第一再分布层与第一再分布层有两层导电金属层结构示意图;
图16实施例六具有多圈垂直通孔分布的扇出晶圆级半导体芯片封装体结构示意图;
图17实施例七具有三个半导体芯片的扇出晶圆级半导体芯片封装体结构示意图;
图18实施例八利用模塑料二次密封扇出晶圆级半导体芯片三维堆叠封装结构示意图;
图19实施例九第一半导体芯片与第二半导体芯片为多层芯片堆叠体的扇出晶圆级半导体芯片三维堆叠封装结构示意图。
图中:10扇出晶圆级半导体芯片封装体、20扇出晶圆级半导体芯片封装体、30扇出晶圆级半导体芯片封装体、10A第一再分布层、10B第二再分布层、101第一半导体芯片、101-1第一半导体芯片堆叠体、101-2第一半导体芯片堆叠体、102第二半导体芯片、102-1第二半导体芯片堆叠体、102-2第二半导体芯片堆叠体、103贴片材料、104载片、104a载片上贴片区域、104b载片上的固定通孔、105模塑料、106a垂直通孔、106通孔内导电填充材料、106b通孔内导电填充材料、107绝缘胶、108金属导电层、109凸点、110凸点、111高分子填充材料、112凸点、113第三半导体芯片、114模塑料、115高分子填充材料、116,导电填充材料、120注塑模具。
具体实施方式
下面结合附图进一步说明本实用新型的实施例:
实施例一
本实用新型提供了一种扇出晶圆级半导体芯片三维堆叠封装结构,包括三个扇出晶圆级半导体芯片封装体10、20、30,由于封装体10、20、30结构相同,以封装体10为图解,封装体20、30以此类推,各封装体之间设有凸点阵列110及高分子保护材料111。每个扇出晶圆级半导体芯片封装体10、20、30包括:第一半导体芯片101、第二半导体芯片102、贴片材料103、模塑料105、第一再分布层10A、第二再分布层10B、垂直通孔106a、通孔内填充导电材料106、凸点109。所述的扇出晶圆级半导体芯片封装体10的第一半导体芯片101背面及第二半导体芯片102背面通过键合工艺经由贴片材料103键合,并通过模塑料105密封成一个整体,并确保第一半导体芯片正面101a及第二半导体芯片正面102a暴露在模塑料105之外。在半导体芯片区域之外的模塑料105上制作垂直通孔106a,并在通孔内填充导电材料106。在模塑料密封体的上下表面分别制作第一再分布层10A、第二再分布层10B,分别在再分布层上制作凸点109、112,通过再分布层的导电金属层108连接第一半导体芯片101、第二半导体芯片102、通孔106a中的导电材料106以及凸点109、112,实现第一半导体芯片101与第二半导体芯片102之间的电互联,如图2所示。通过键合工艺将三个扇出晶圆级半导体芯片封装体10、20、30进行堆叠,在三个扇出晶圆级半导体芯片封装体之间填充高分子111胶保护凸点阵列110,通过凸点阵列110及通孔导电材料106实现不同扇出晶圆级半导体芯片封装体10、20、30之间的电互连,如图1所示。
扇出晶圆级半导体芯片封装体包含两个半导体芯片:第一半导体芯片101及第二半导体芯片102,第一半导体芯片101背面及第二半导体芯片102背面通过键合工艺经由贴片材料103键合,将多组芯片键合体并按一定的间距排列在注塑模具120上,如图3所示。贴片材料103可以为高分子贴片材料,有铅焊料或无铅焊料或金锡焊料或金硅焊料。扇出晶圆级半导体芯片封装体的第一半导体芯片102及第二半导体芯片103键合体通过注塑工艺经由模塑料106密封成一个整体,如图4所示。第一半导体芯片及第二半导体芯片的有源面101a、102a露出模塑料105密封体,且与模塑料105密封体上下表面在同一个平面上,如图5所示。
扇出晶圆级半导体芯片封装体的模塑料105密封体上制作有垂直通孔106a,其制作工艺可采用机械钻孔,激光打孔,或采用模具直接在注塑工艺中形成通孔106a。通孔的形状可以为圆孔,也可以为方孔,其直径在50um~300um,深宽比在1∶1~1∶15之间。通孔的间距在30um~500um,如图6所示。
模塑料密封的垂直通孔106a内填充有导电填充材料106,可采用沉积工艺或电镀工艺,其材料可以为导电胶,有铅焊料、无铅焊料、金属铜、铝、钨等,导电填充材料的填充工艺包括沉积、电镀等工艺,如图7所示。
第一再分布层10A、第二再分布层10B分别制作在第一半导体芯片101及第二半导体芯片102的模塑料密封体的正反表面上,第一再分布层10A、第二再分布层10B包含了绝缘层107,金属导电层108。绝缘层107的材料可以为高分子材料,金属导电层108的材料包括:金、铝、镍、铜、钛等。再分布层的制作工艺包括光刻、刻蚀、沉积、溅射、电镀等工艺,如图8所示。
凸点阵列109制作在模塑料密封体上下表面的第一再分布层10A、第二再分布层10B上,其制作工艺包括植球、丝网印刷、沉积、键合等。其材料可以为有铅焊料凸点或无铅焊料凸点或金凸点或铜柱或焊料凸点等,如图8所示。
利用切割工艺将完成再分布层及凸点制作的封装体切割分离成单个的扇出晶圆级半导体芯片封装体10、20、30,如图9所示。
扇出晶圆级半导体芯片三维堆叠封装结构包括了两个或多个扇出晶圆级半导体芯片封装体10、20、30,其间用凸点阵列110实现互连,并填充高分子保护材料111,其材料可以为下底填充料,如图1所示。
实施例二
实施例二与实施例一相同,所不同的是本实施例用载片104进行第一半导体芯片101与第二半导体芯片102背对背键合,载片的材料可以为硅或金属,载片104的尺寸大于一半导体芯片101与第二半导体芯片102的尺寸,利用载片加强模塑料105密封体的固定,如图10所示。可以在载片104芯片贴片区域104a以外的区域制作固定通孔104b,其形状可以为方形或圆形,如图11所示。载片104的尺寸也可以小于第一半导体芯片101与第二半导体芯片102的尺寸,利用半导体芯片的背部空出的面积加强模塑料105密封体的固定,如图12所示。
实施例三
实施例三与实施例一相同,所不同的是本实施例第二半导体芯片102尺寸比第一半导体芯片101小;第二半导体芯片102背面键合到第一半导体芯片101与背面上,利用第一半导体芯片101背部多出的面积加强模塑料105密封体的固定,如图13所示。
实施例四
实施例四与实施例一相同,所不同的是本实施例扇出晶圆级半导体芯片封装体的第一半导体芯片101及第二半导体芯片102不需要经过键合,利用夹具的辅助直接将第一半导体芯片101与第二半导体芯片102背对背塑封成一个整体,第一半导体芯片101及第二半导体芯片102的有源面露101a、102a出模塑料密封体,且与模塑料105密封体上下表面在同一个平面上,如图14所示。
实施例五
实施例五与实施例一相同,所不同的是本实施例的第一再分布层10A与第二再分布层10B具有多层导电金属层108结构,再分布层的制作工艺包括光刻、刻蚀、沉积、溅射、电镀等工艺,如图15所示。
实施例六
实施例六与实施例一相同,所不同的是本实施例模塑料105塑封体中制作有具有多圈分布的通孔结构106及106a,以增加互连的I/O数目,如图16所示。
实施例七
实施例七与实施例一相同,所不同的是本实施例具有三个以上半导体芯片,包括第一半导体芯片101、第二半导体芯片102,第三半导体芯片113,第二半导体芯片102及第三半导体芯片113的尺寸比第一半导体芯片101小,通过键合工艺将第二半导体芯片102及第三半导体芯片113的背面与第一半导体芯片背面键合一起,如图17所示;
实施例八
实施例八与实施例一相同,所不同的是本实施例也可以将整个堆叠封装体通过模塑料105再次密封,以起到保护扇出晶圆级半导体芯片封装体10、20、30层间凸点阵列110的作用,如图18所示。
实施例九
实施例九与实施例一相同,所不同的是本实施例的第一半导体芯片101与第二半导体芯片102为利用通孔硅技术完成堆叠的多层芯片堆叠体。第一半导体芯片101包括多个半导体堆叠芯片101-1、101-2,第二半导体芯片102包括多个半导体堆叠芯片102-1、102-2,半导体堆叠芯片101-1与101-2之间,102-1与102-2之间通过通孔导电填充材料116互连,并且填充保护高分子材料115,通过这种方式提高封装的密度,如图19所示。
Claims (7)
1.一种扇出晶圆级半导体芯片三维堆叠封装结构,包括数个扇出晶圆级半导体芯片封装体,多个封装体之间的凸点阵列及高分子保护材料层,每个扇出晶圆级半导体芯片封装体包括数个半导体芯片、载片、贴片材料、模塑料、数个再分布层、通孔、填充导电材料、凸点,其特征在于所述的扇出晶圆级半导体芯片封装体的第一半导体芯片背面及第二半导体芯片背面经由贴片材料键合在一起,并经模塑料密封成一个整体,第一半导体芯片正面的有源面及第二半导体芯片正面的有源面暴露在模塑料之外,并与模塑料的上下表面在同一平面上,在半导体芯片区域之外的模塑料上制作垂直通孔,通孔内填充有导电材料,在模塑料密封体的上下表面分别制作第一再分布层与第二再分布层,在第一再分布层与第二再分布层上分别设有凸点,通过再分布层的导电金属层连接第一半导体芯片、第二半导体芯片、通孔中的导电材料以及凸点,实现第一半导体芯片与第二半导体芯片之间的电互联,将多个扇出晶圆级半导体芯片封装体堆叠,在多个扇出晶圆级半导体芯片封装体之间设有保护凸点阵列的高分子胶层,经凸点阵列及通孔内导电材料实现不同扇出晶圆级半导体芯片封装体之间的电互连。
2.根据权利要求1所述的扇出晶圆级半导体芯片三维堆叠封装结构,其特征在于所述第一半导体芯片及第二半导体芯片,两个半导体芯片的尺寸相同或不同,第一半导体芯片背面及第二半导体芯片背面经由贴片材料键合在一起,或第一半导体芯片背面及第二半导体芯片背面分别经由贴片材料键合到载片上,载片的尺寸比半导体芯片大或比半导体芯片小,载片上设有固定通孔,其形状为方形或圆形。
3.根据权利要求1所述的扇出晶圆级半导体芯片三维堆叠封装结构,其特征在于所述数个扇出晶圆级半导体芯片封装体中的第二半导体芯片及第三半导体芯片的尺寸比第一半导体芯片小,第二半导体芯片及第三半导体芯片的背面与第一半导体芯片背面键合在一起。
4.根据权利要求1所述的扇出晶圆级半导体芯片三维堆叠封装结构,其特征在于所述第一半导体芯片及第二半导体芯片经键合,或不经键合直接通过夹具的辅助由模塑料密封成一个整体,第一半导体芯片及第二半导体芯片的有源面露出模塑料密封体,且与模塑料密封体上下表面在同一个平面上。
5.根据权利要求1所述的扇出晶圆级半导体芯片三维堆叠封装结构,其特征在于所述模塑料密封体上制作有垂直通孔,通孔的形状为圆孔或方孔,其直径在5um~300um,深宽比在1∶1~1∶15之间,通孔的间距在30um~500um,通孔的排布为单圈分布或多圈分布。
6.根据权利要求1所述的扇出晶圆级半导体芯片三维堆叠封装结构,其特征在于所述第一再分布层与第二再分布层分别经光刻或刻蚀或沉积或溅射或电镀制作在第一半导体芯片及第二半导体芯片的模塑料密封体的正反表面上,再分布层包含了绝缘层,金属导电层,绝缘层,第一再分布层与第二再分布层为两层结构或多层结构。
7.根据权利要求1所述的扇出晶圆级半导体芯片三维堆叠封装结构,其特征在于所述凸点阵列经植球或丝网印刷工艺制作在模塑料密封体上下表面的第一再分布层与第二再分布层上。
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201220070273XU CN202523706U (zh) | 2012-02-28 | 2012-02-28 | 扇出晶圆级半导体芯片三维堆叠封装结构 |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201220070273XU CN202523706U (zh) | 2012-02-28 | 2012-02-28 | 扇出晶圆级半导体芯片三维堆叠封装结构 |
Publications (1)
Publication Number | Publication Date |
---|---|
CN202523706U true CN202523706U (zh) | 2012-11-07 |
Family
ID=47106640
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN201220070273XU Expired - Lifetime CN202523706U (zh) | 2012-02-28 | 2012-02-28 | 扇出晶圆级半导体芯片三维堆叠封装结构 |
Country Status (1)
Country | Link |
---|---|
CN (1) | CN202523706U (zh) |
Cited By (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN103296014A (zh) * | 2012-02-28 | 2013-09-11 | 刘胜 | 扇出晶圆级半导体芯片三维堆叠封装结构及工艺 |
CN103904057A (zh) * | 2014-04-02 | 2014-07-02 | 华进半导体封装先导技术研发中心有限公司 | PoP封装结构及制造工艺 |
CN104253056A (zh) * | 2013-06-27 | 2014-12-31 | 三星电子株式会社 | 具有穿通电极的半导体封装及其制造方法 |
CN104409424A (zh) * | 2014-12-24 | 2015-03-11 | 华进半导体封装先导技术研发中心有限公司 | 一种基于玻璃转接板的叠层封装体及其制备方法 |
CN104517895A (zh) * | 2013-10-02 | 2015-04-15 | 矽品精密工业股份有限公司 | 半导体封装件及其制法 |
CN104617075A (zh) * | 2013-11-01 | 2015-05-13 | 南茂科技股份有限公司 | 一种引线框架的封装结构及其制造方法 |
CN105895623A (zh) * | 2015-02-13 | 2016-08-24 | 台湾积体电路制造股份有限公司 | 用于半导体封装件的衬底设计及其形成方法 |
CN106356338A (zh) * | 2015-07-16 | 2017-01-25 | 台湾积体电路制造股份有限公司 | 管芯封装件及其制造方法 |
US10056267B2 (en) | 2014-02-14 | 2018-08-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Substrate design for semiconductor packages and method of forming same |
CN109712952A (zh) * | 2017-10-26 | 2019-05-03 | 三星电机株式会社 | 半导体封装件及其制造方法 |
WO2021253225A1 (zh) * | 2020-06-16 | 2021-12-23 | 广东省科学院半导体研究所 | 芯片封装结构及方法 |
US11837526B2 (en) * | 2019-06-24 | 2023-12-05 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor package structure and method for manufacturing the same |
-
2012
- 2012-02-28 CN CN201220070273XU patent/CN202523706U/zh not_active Expired - Lifetime
Cited By (23)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN103296014A (zh) * | 2012-02-28 | 2013-09-11 | 刘胜 | 扇出晶圆级半导体芯片三维堆叠封装结构及工艺 |
US9853012B2 (en) | 2013-06-27 | 2017-12-26 | Samsung Electronics Co., Ltd. | Semiconductor packages having through electrodes and methods of fabricating the same |
CN104253056B (zh) * | 2013-06-27 | 2018-01-30 | 三星电子株式会社 | 具有穿通电极的半导体封装及其制造方法 |
CN104253056A (zh) * | 2013-06-27 | 2014-12-31 | 三星电子株式会社 | 具有穿通电极的半导体封装及其制造方法 |
CN104517895B (zh) * | 2013-10-02 | 2018-01-23 | 矽品精密工业股份有限公司 | 半导体封装件及其制法 |
CN104517895A (zh) * | 2013-10-02 | 2015-04-15 | 矽品精密工业股份有限公司 | 半导体封装件及其制法 |
CN104617075A (zh) * | 2013-11-01 | 2015-05-13 | 南茂科技股份有限公司 | 一种引线框架的封装结构及其制造方法 |
CN104617075B (zh) * | 2013-11-01 | 2017-12-15 | 南茂科技股份有限公司 | 一种引线框架的封装结构及其制造方法 |
US10867949B2 (en) | 2014-02-14 | 2020-12-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Substrate design for semiconductor packages and method of forming same |
US10056267B2 (en) | 2014-02-14 | 2018-08-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Substrate design for semiconductor packages and method of forming same |
US10714359B2 (en) | 2014-02-14 | 2020-07-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Substrate design for semiconductor packages and method of forming same |
CN103904057B (zh) * | 2014-04-02 | 2016-06-01 | 华进半导体封装先导技术研发中心有限公司 | PoP封装结构及制造工艺 |
CN103904057A (zh) * | 2014-04-02 | 2014-07-02 | 华进半导体封装先导技术研发中心有限公司 | PoP封装结构及制造工艺 |
CN104409424A (zh) * | 2014-12-24 | 2015-03-11 | 华进半导体封装先导技术研发中心有限公司 | 一种基于玻璃转接板的叠层封装体及其制备方法 |
CN105895623A (zh) * | 2015-02-13 | 2016-08-24 | 台湾积体电路制造股份有限公司 | 用于半导体封装件的衬底设计及其形成方法 |
CN105895623B (zh) * | 2015-02-13 | 2019-07-16 | 台湾积体电路制造股份有限公司 | 用于半导体封装件的衬底设计及其形成方法 |
CN106356338A (zh) * | 2015-07-16 | 2017-01-25 | 台湾积体电路制造股份有限公司 | 管芯封装件及其制造方法 |
CN106356338B (zh) * | 2015-07-16 | 2019-01-18 | 台湾积体电路制造股份有限公司 | 管芯封装件及其制造方法 |
CN109712952A (zh) * | 2017-10-26 | 2019-05-03 | 三星电机株式会社 | 半导体封装件及其制造方法 |
CN109712952B (zh) * | 2017-10-26 | 2023-06-13 | 三星电子株式会社 | 半导体封装件及其制造方法 |
US11699643B2 (en) | 2017-10-26 | 2023-07-11 | Samsung Electronics Co., Ltd. | Fan-out semiconductor package |
US11837526B2 (en) * | 2019-06-24 | 2023-12-05 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor package structure and method for manufacturing the same |
WO2021253225A1 (zh) * | 2020-06-16 | 2021-12-23 | 广东省科学院半导体研究所 | 芯片封装结构及方法 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN202523706U (zh) | 扇出晶圆级半导体芯片三维堆叠封装结构 | |
CN103296014A (zh) | 扇出晶圆级半导体芯片三维堆叠封装结构及工艺 | |
CN106449590B (zh) | 一种半导体存储模块及其制作方法 | |
WO2017049928A1 (zh) | 一种芯片封装结构及封装方法 | |
CN112038330B (zh) | 一种多芯片堆叠的三维扇出型封装结构及其封装方法 | |
CN202384323U (zh) | 半导体封装构造 | |
KR101026488B1 (ko) | 반도체 패키지 | |
CN103887291A (zh) | 三维扇出型PoP封装结构及制造工艺 | |
CN113257778B (zh) | 一种3d堆叠且背部导出的扇出型封装结构及其制造方法 | |
KR102033789B1 (ko) | 적층형 패키지 및 그 제조방법 | |
CN102324418A (zh) | 半导体元件封装结构与其制造方法 | |
CN202394963U (zh) | 多芯片晶圆级半导体封装构造 | |
CN205039151U (zh) | 一种堆叠型芯片封装结构 | |
CN104505382A (zh) | 一种圆片级扇出PoP封装结构及其制造方法 | |
CN107749411A (zh) | 双面SiP的三维封装结构 | |
CN103400830B (zh) | 多层芯片堆叠结构及其实现方法 | |
CN202394958U (zh) | 晶圆级半导体封装构造 | |
CN102376656A (zh) | 无基岛四面无引脚封装结构及其制造方法 | |
CN103295926A (zh) | 一种基于tsv芯片的互连封装方法 | |
US20130056865A1 (en) | Method of Three Dimensional Integrated Circuit Assembly | |
CN110783210A (zh) | 一种两面封装的存储类产品封装结构及制造方法 | |
CN202394961U (zh) | 具有散热柱的半导体晶圆及封装构造 | |
KR101494411B1 (ko) | 반도체패키지 및 이의 제조방법 | |
TWI729955B (zh) | 模組化堆疊式半導體封裝方法 | |
CN104538380A (zh) | 小间距PoP封装单体 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
C14 | Grant of patent or utility model | ||
GR01 | Patent grant | ||
CX01 | Expiry of patent term |
Granted publication date: 20121107 |
|
CX01 | Expiry of patent term |