CN107749411A - 双面SiP的三维封装结构 - Google Patents
双面SiP的三维封装结构 Download PDFInfo
- Publication number
- CN107749411A CN107749411A CN201710874462.XA CN201710874462A CN107749411A CN 107749411 A CN107749411 A CN 107749411A CN 201710874462 A CN201710874462 A CN 201710874462A CN 107749411 A CN107749411 A CN 107749411A
- Authority
- CN
- China
- Prior art keywords
- passive device
- chip
- conductive components
- packaging structure
- pinboard
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/16—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof the devices being of types provided for in two or more different main groups of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. forming hybrid circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3114—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed the device being a chip scale package, e.g. CSP
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3121—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
- H01L23/3128—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation the substrate having spherical bumps for external connection
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3142—Sealing arrangements between parts, e.g. adhesion promotors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5383—Multilayer substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5384—Conductive vias through the substrate with or without pins, e.g. buried coaxial conductors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5389—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates the chips being integrally enclosed by the interconnect and support structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/023—Redistribution layers [RDL] for bonding areas
- H01L2224/0233—Structure of the redistribution layers
- H01L2224/02331—Multilayer structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/023—Redistribution layers [RDL] for bonding areas
- H01L2224/0237—Disposition of the redistribution layers
- H01L2224/02381—Side view
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/12105—Bump connectors formed on an encapsulation of the semiconductor or solid-state body, e.g. bumps on chip-scale packages
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L2224/23—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
- H01L2224/24—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of an individual high density interconnect connector
- H01L2224/241—Disposition
- H01L2224/24135—Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/24137—Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being arranged next to each other, e.g. on a common substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73201—Location after the connecting process on the same surface
- H01L2224/73203—Bump and layer connectors
- H01L2224/73204—Bump and layer connectors the bump connector being embedded into the layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73253—Bump and layer connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73267—Layer and HDI connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3135—Double encapsulation or coating and encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/191—Disposition
- H01L2924/19101—Disposition of discrete passive components
- H01L2924/19105—Disposition of discrete passive components in a side-by-side arrangement on a common die mounting substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/191—Disposition
- H01L2924/19101—Disposition of discrete passive components
- H01L2924/19106—Disposition of discrete passive components in a mirrored arrangement on two different side of a common die mounting substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/35—Mechanical effects
- H01L2924/351—Thermal stress
- H01L2924/3511—Warping
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
Abstract
本发明涉及一种双面SiP的三维封装结构,它包括核心转接板(1),所述核心转接板(1)正面贴装有扇出型晶圆级封装结构(2)和第一被动元件(3),所述扇出型晶圆级封装结构(2)和第一被动元件(3)外围设置有第一3D导电部件(4),第一3D导电部件(4)正面露出于第一塑封料(5),所述核心转接板(1)背面贴装有芯片(7)和第二被动元件(8),所述芯片(7)和第二被动元件(8)外围设置有第二3D导电部件(6),所述第二3D导电部件(6)背面露出于第二塑封料(9)。本发明能够使用预制的窄中心距3D导电部件成为堆叠封装的支撑结构,可以降低封装模组的尺寸高度,提高封装模组的高频性能以及高度设计和翘曲控制的灵活性。
Description
技术领域
本发明涉及一种双面SiP的三维封装结构,属于半导体封装技术领域。
背景技术
根据半导体技术的发展,电子器件变得微型化并且越来越轻以满足用户的需求,因此,用于实现与单个封装相同或不同的半导体芯片的多芯片封装技术得到增强。与半导体芯片所实现的封装相比,多芯片封装就封装大小或重量以及安装过程而言是有利的,具体地讲,多芯片封装主要应用于要求微型化和减重的便携式通信终端。
在这些多芯片封装中,封装基板堆叠在另一个封装基板上的层叠型封装被称为堆叠封装(package on package,以下称为“PoP” )。由于随着半导体封装技术的发展,半导体封装的容量已变得更高,厚度变得更薄并且尺寸变得更小,堆叠的芯片数量最近已经增大。
常规的层叠封装采用焊料球印刷工艺和回流工艺,问题在于,当增大焊料球的尺寸或高度以便增大封装之间的距离时,焊料球会产生开裂或破碎。
另外随着封装制程中的高密度线路、多种封装材料的使用、以及各种芯片以及功能器件的使用,使得整个封装体很复杂,各种材质的搭配不易平衡,容易导致整体的翘曲变形。
发明内容
本发明所要解决的技术问题是针对上述现有技术提供一种双面SiP的三维封装结构,它能够使用预制的窄中心距3D导电部件成为堆叠封装的支撑结构,模组中使用薄型晶圆级封装和其他器件的组合,可以降低封装模组的尺寸高度,提高封装模组的高频性能以及高度设计和翘曲控制的灵活性。
本发明解决上述问题所采用的技术方案为:、一种双面SiP的三维封装结构,它包括核心转接板,所述核心转接板正面贴装有扇出型晶圆级封装结构和第一被动元件,所述扇出型晶圆级封装结构和第一被动元件外围设置有第一3D导电部件,所述扇出型晶圆级封装结构、第一被动元件和第一3D导电部件外包封有第一塑封料,第一3D导电部件正面露出于第一塑封料,所述所述核心转接板背面贴装有芯片和第二被动元件,所述芯片和第二被动元件外围设置有第二3D导电部件,所述芯片、第二被动元件和第二3D导电部件外包封有第二塑封料,所述第二3D导电部件背面露出于第二塑封料,所述第二3D导电部件背面设置有第一焊球。
所述扇出型晶圆级封装结构和第一被动元件位于同一水平线上,所述芯片和第二被动元件位于同一水平线上,所述扇出型晶圆级封装结构和第二被动元件位于同一垂直线上,所述第一被动元件和芯片至少有一部分位于同一垂直线上。
所述核心转接板包括转接板最外介电层与转接板内部介电层,所述转接板最外介电层比转接板内部介电层具有低的CTE和高的E。
所述第一3D导电部件包括上线路层和下线路层,所述上线路层和下线路层之间通过中间铜柱相连接,所述上线路层、下线路层和中间铜柱外包覆有绝缘材料,所述上线路层和下线路层露出于绝缘材料。
所述中间铜柱沿竖直方向开设有通孔,所述通孔内填充有树脂或复合材料。
所述中间铜柱沿竖直方向开设有通槽,所述通槽内填充有树脂或复合材料。
一种双面SiP的三维封装结构,它包括第一基板和核心转接板,所述第一基板正面贴装有芯片和第二被动元件,所述芯片和第二被动元件外围设置有第二3D导电部件,所述芯片、第二被动元件和第二3D导电部件外包封有第二塑封料,所述核心转接板正面贴装有扇出型晶圆级封装结构和第一被动元件,所述扇出型晶圆级封装结构和第一被动元件外围设置有第一3D导电部件,所述扇出型晶圆级封装结构、第一被动元件和第一3D导电部件外包封有第一塑封料,所述芯片和第二3D导电部件正面通过第一焊球与核心转接板背面相连接,所述核心转接板与第二塑封料之间设置有底部填充胶,所述第一基板背面设置有第二焊球。
一种双面SiP的三维封装结构,它包括核心转接板,所述核心转接板背面和正面分别通过底部填充胶贴装有第一模组和第二模组,所述第一模组包括第一基板,所述第一基板正面贴装有芯片和第二被动元件,所述芯片和第二被动元件外围设置有第二3D导电部件,所述芯片、第二被动元件和第二3D导电部件外包封有第二塑封料,所述第二模组包括第二基板,所述第二基板背面贴装有扇出型晶圆级封装结构和第一被动元件,所述扇出型晶圆级封装结构和第一被动元件外围设置有第一3D导电部件,所述扇出型晶圆级封装结构、第一被动元件和第一3D导电部件外包封有第一塑封料,所述扇出型晶圆级封装结构和第一被动元件背面通过第一焊球与核心转接板正面相连接,所述芯片和第二被动元件正面通过第一焊球与核心转接板背面相连接。
所述第二基板正面贴装控制芯片或功能器件。
与现有技术相比,本发明的优点在于:
1、封装模组中使用晶圆级或者面板级制作的重布线核心转接板以及内部使用的晶圆级封装结构可以降低整体封装模组的高度和尺寸;
2、主芯片、其他芯片(如MEMS、控制芯片、集成无源器件)采用晶圆级封装结构,使用低损耗的绝缘材料,可以提高高频性能;另外晶圆级封装结构可以单独另外制作,可以在测试合格之后应用于本模组封装中,可防止多芯片单独植入SiP模组却在最终测试不合格,可以减少芯片损失,且保证最终产品的高良率;
3、可以提高整体封装模组的高度设计的灵活性和翘曲控制的稳定性:上下部分的3D导电部件是预制单独设计的,可以有全金属柱和金属柱中填充树脂的组合,或金属平行侧壁中填充复合材料的组合;具有灵活的CTE设计可以来控制整体结构的翘曲,其高度设计也可以进行灵活的设计;扇出型晶圆级封装也可以通过调整塑封的厚度和凸块设计的高度来调整翘曲度。同时金属平行侧壁中填充复合材料的组合可以提供高深度/间距比的3D低成本导电部件。
附图说明
图1为本发明一种双面SiP的三维封装结构实施例1的示意图。
图2为本发明一种双面SiP的三维封装结构实施例2的示意图。
图3为图1中第一3D导电部件的结构示意图。
图4为图1中第一3D导电部件另一实施例的结构示意图。
图5为图1中第一3D导电部件采用金属平行侧壁中填充复合材料组合的实施例的结构示意图。
图6为本发明一种双面SiP的三维封装结构实施例3的示意图。
图7为本发明一种双面SiP的三维封装结构实施例4的示意图。
其中:
核心转接板1
转接板最外介电层1.1
转接板内部介电层1.2
扇出型晶圆级封装结构2
第一被动元件3
第一3D导电部件4
上线路层4.1
中间铜柱4.2
下线路层4.3
绝缘材料4.4
树脂或复合材料4.5
第一塑封料5
第二3D导电部件6
芯片7
第二被动元件8
第二塑封料9
第一焊球10
第一基板11
第二焊球12
底部填充胶13
第二基板14。
具体实施方式
以下结合附图实施例对本发明作进一步详细描述。
实施例1:
参见图1,本实施例中的一种双面SiP的三维封装结构,它包括核心转接板1,所述核心转接板1正面贴装有扇出型晶圆级封装结构2和第一被动元件3,所述扇出型晶圆级封装结构2和第一被动元件3外围设置有第一3D导电部件4,所述扇出型晶圆级封装结构2、第一被动元件3和第一3D导电部件4外包封有第一塑封料5,第一3D导电部件4正面露出于第一塑封料5,所述所述核心转接板1背面贴装有芯片7和第二被动元件8,所述芯片7和第二被动元件8外围设置有第二3D导电部件6,所述芯片7、第二被动元件8和第二3D导电部件6外包封有第二塑封料9,所述第二3D导电部件6背面露出于第二塑封料9,所述第二3D导电部件6背面设置有第一焊球10;
所述扇出型晶圆级封装结构2和第一被动元件3位于同一水平线上,所述芯片7和第二被动元件8位于同一水平线上,所述扇出型晶圆级封装结构2和第二被动元件8位于同一垂直线上,所述第一被动元件3和芯片7至少有一部分位于同一垂直线上,可保证芯片、扇出型晶圆级封装以及被动元件之间最短的信号传输线路,减少传输线路中的损耗,保证信号传输的稳定性;
所述第一导电部件4和第二导电部件6由相同材料、同种工艺制成;
参见图2,所述核心转接板1包括转接板最外介电层1.1 与转接板内部介电层1.2,所述转接板最外介电层1.1与转接板内部介电层1.2的材料结构和性能不同,所述转接板最外介电层1.1比转接板内部介电层1.2具有低的CTE (热膨胀系数)和高的E(扬氏模量),以便与塑封料和埋入的元器件有更接好的界面性能匹配;
参见图3,所述第一3D导电部件4包括上线路层4.1和下线路层4.3,所述上线路层4.1和下线路层4.3之间通过中间铜柱4.2相连接,所述上线路层4.1、下线路层4.3和中间铜柱4.2外包覆有绝缘材料4.4,所述上线路层4.1和下线路层4.3露出于绝缘材料4.4;
参见图4,所述中间铜柱4.2沿竖直方向开设有通孔,所述通孔内填充有树脂或复合材料4.5;
参见图5,所述中间铜柱4.2沿竖直方向开设有通槽,所述通槽内填充有树脂或复合材料4.5。
实施例2:
参见图6,本实施例中的一种双面SiP的三维封装结构,它包括第一基板11和核心转接板1,所述第一基板11正面贴装有芯片7和第二被动元件8,所述芯片7和第二被动元件8外围设置有第二3D导电部件6,所述芯片7、第二被动元件8和第二3D导电部件6外包封有第二塑封料9,所述核心转接板1正面贴装有扇出型晶圆级封装结构2和第一被动元件3,所述扇出型晶圆级封装结构2和第一被动元件3外围设置有第一3D导电部件4,所述扇出型晶圆级封装结构2、第一被动元件3和第一3D导电部件4外包封有第一塑封料5,所述芯片7和第二3D导电部件6正面通过第一焊球10与核心转接板1背面相连接,所述核心转接板1与第二塑封料9之间设置有底部填充胶13,所述第一基板11背面设置有第二焊球12。
实施例3:
参加图7,本实施例中的一种双面SiP的三维封装结构,它包括核心转接板1,所述核心转接板1背面和正面分别通过底部填充胶13贴装有第一模组和第二模组,所述第一模组包括第一基板11,所述第一基板11正面贴装有芯片7和第二被动元件8,所述芯片7和第二被动元件8外围设置有第二3D导电部件6,所述芯片7、第二被动元件8和第二3D导电部件6外包封有第二塑封料9,所述第二模组包括第二基板14,所述第二基板14背面贴装有扇出型晶圆级封装结构2和第一被动元件3,所述扇出型晶圆级封装结构2和第一被动元件3外围设置有第一3D导电部件4,所述扇出型晶圆级封装结构2、第一被动元件3和第一3D导电部件4外包封有第一塑封料5,所述扇出型晶圆级封装结构2和第一被动元件3背面通过第一焊球10与核心转接板1正面相连接,所述芯片7和第二被动元件8正面通过第一焊球10与核心转接板1背面相连接。
所述第二基板14正面可再贴装所需的其他的控制芯片或功能器件。
除上述实施例外,本发明还包括有其他实施方式,凡采用等同变换或者等效替换方式形成的技术方案,均应落入本发明权利要求的保护范围之内。
Claims (9)
1.一种双面SiP的三维封装结构,其特征在于:它包括核心转接板(1),所述核心转接板(1)正面贴装有扇出型晶圆级封装结构(2)和第一被动元件(3),所述扇出型晶圆级封装结构(2)和第一被动元件(3)外围设置有第一3D导电部件(4),所述扇出型晶圆级封装结构(2)、第一被动元件(3)和第一3D导电部件(4)外包封有第一塑封料(5),第一3D导电部件(4)正面露出于第一塑封料(5),所述所述核心转接板(1)背面贴装有芯片(7)和第二被动元件(8),所述芯片(7)和第二被动元件(8)外围设置有第二3D导电部件(6),所述芯片(7)、第二被动元件(8)和第二3D导电部件(6)外包封有第二塑封料(9),所述第二3D导电部件(6)背面露出于第二塑封料(9),所述第二3D导电部件(6)背面设置有第一焊球(10)。
2.根据权利要求1所述的一种双面SiP的三维封装结构,其特征在于:所述扇出型晶圆级封装结构(2)和第一被动元件(3)位于同一水平线上,所述芯片(7)和第二被动元件(8)位于同一水平线上,所述扇出型晶圆级封装结构(2)和第二被动元件(8)位于同一垂直线上,所述第一被动元件(3)和芯片(7)至少有一部分位于同一垂直线上。
3.根据权利要求1所述的一种双面SiP的三维封装结构,其特征在于:所述核心转接板(1)包括转接板最外介电层(1.1)与转接板内部介电层(1.2),所述转接板最外介电层(1.1)比转接板内部介电层(1.2)具有低的热膨胀系数和高的杨氏模量。
4.根据权利要求1所述的一种双面SiP的三维封装结构,其特征在于:所述第一3D导电部件(4)包括上线路层(4.1)和下线路层(4.3),所述上线路层(4.1)和下线路层(4.3)之间通过中间铜柱(4.2)相连接,所述上线路层(4.1)、下线路层(4.3)和中间铜柱(4.2)外包覆有绝缘材料(4.4),所述上线路层(4.1)和下线路层(4.3)露出于绝缘材料(4.4)。
5.根据权利要求4所述的一种双面SiP的三维封装结构,其特征在于:所述中间铜柱(4.2)沿竖直方向开设有通孔,所述通孔内填充有树脂或复合材料(4.5)。
6.根据权利要求4所述的一种双面SiP的三维封装结构,其特征在于:所述中间铜柱(4.2)沿竖直方向开设有通槽,所述通槽内填充有树脂或复合材料(4.5)。
7.一种双面SiP的三维封装结构,其特征在于:它包括第一基板(11)和核心转接板(1),所述第一基板(11)正面贴装有芯片(7)和第二被动元件(8),所述芯片(7)和第二被动元件(8)外围设置有第二3D导电部件(6),所述芯片(7)、第二被动元件(8)和第二3D导电部件(6)外包封有第二塑封料(9),所述核心转接板(1)正面贴装有扇出型晶圆级封装结构(2)和第一被动元件(3),所述扇出型晶圆级封装结构(2)和第一被动元件(3)外围设置有第一3D导电部件(4),所述扇出型晶圆级封装结构(2)、第一被动元件(3)和第一3D导电部件(4)外包封有第一塑封料(5),所述芯片(7)和第二3D导电部件(6)正面通过第一焊球(10)与核心转接板(1)背面相连接,所述核心转接板(1)与第二塑封料(9)之间设置有底部填充胶(13),所述第一基板(11)背面设置有第二焊球(12)。
8.一种双面SiP的三维封装结构,其特征在于:它包括核心转接板(1),所述核心转接板(1)背面和正面分别通过底部填充胶(13)贴装有第一模组和第二模组,所述第一模组包括第一基板(11),所述第一基板(11)正面贴装有芯片(7)和第二被动元件(8),所述芯片(7)和第二被动元件(8)外围设置有第二3D导电部件(6),所述芯片(7)、第二被动元件(8)和第二3D导电部件(6)外包封有第二塑封料(9),所述第二模组包括第二基板(14),所述第二基板(14)背面贴装有扇出型晶圆级封装结构(2)和第一被动元件(3),所述扇出型晶圆级封装结构(2)和第一被动元件(3)外围设置有第一3D导电部件(4),所述扇出型晶圆级封装结构(2)、第一被动元件(3)和第一3D导电部件(4)外包封有第一塑封料(5),所述扇出型晶圆级封装结构(2)和第一被动元件(3)背面通过第一焊球(10)与核心转接板(1)正面相连接,所述芯片(7)和第二被动元件(8)正面通过第一焊球(10)与核心转接板(1)背面相连接。
9.根据权利要求8所述的一种双面SiP的三维封装结构,其特征在于:所述第二基板(14)正面贴装控制芯片或功能器件。
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201710874462.XA CN107749411B (zh) | 2017-09-25 | 2017-09-25 | 双面SiP的三维封装结构 |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201710874462.XA CN107749411B (zh) | 2017-09-25 | 2017-09-25 | 双面SiP的三维封装结构 |
Publications (2)
Publication Number | Publication Date |
---|---|
CN107749411A true CN107749411A (zh) | 2018-03-02 |
CN107749411B CN107749411B (zh) | 2019-11-01 |
Family
ID=61254934
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN201710874462.XA Active CN107749411B (zh) | 2017-09-25 | 2017-09-25 | 双面SiP的三维封装结构 |
Country Status (1)
Country | Link |
---|---|
CN (1) | CN107749411B (zh) |
Cited By (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN109473363A (zh) * | 2018-11-12 | 2019-03-15 | 深圳市江波龙电子股份有限公司 | 系统级封装结构及生产方法 |
CN110349921A (zh) * | 2019-07-04 | 2019-10-18 | 上海先方半导体有限公司 | 一种基板双面封装结构及其制造方法 |
CN111613613A (zh) * | 2020-06-30 | 2020-09-01 | 青岛歌尔智能传感器有限公司 | 双面封装结构及电子设备 |
CN111653558A (zh) * | 2020-07-10 | 2020-09-11 | 天通凯美微电子有限公司 | 一种声表面波裸芯片的双面封装结构及其封装工艺 |
CN111900094A (zh) * | 2020-07-15 | 2020-11-06 | 中国电子科技集团公司第五十八研究所 | 一种高传输率晶圆级扇出型封装方法及其结构 |
CN112234026A (zh) * | 2020-10-14 | 2021-01-15 | 天津津航计算技术研究所 | 一种3d芯片封装 |
WO2021037233A1 (zh) * | 2019-08-30 | 2021-03-04 | 天芯互联科技有限公司 | 封装体及其制备方法 |
WO2021057055A1 (zh) * | 2019-09-25 | 2021-04-01 | 江苏长电科技股份有限公司 | 集成封装结构 |
US11171090B2 (en) | 2018-08-30 | 2021-11-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method of manufacture |
CN113921473A (zh) * | 2020-07-10 | 2022-01-11 | 江苏长电科技股份有限公司 | 封装结构和封装结构制造方法 |
CN114340203A (zh) * | 2021-12-31 | 2022-04-12 | 展讯通信(上海)有限公司 | 双面系统级封装结构及其制备方法 |
Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080157295A1 (en) * | 2006-12-20 | 2008-07-03 | Custom One Design, Inc. | Methods and apparatus for multichip module packaging |
CN102709260A (zh) * | 2012-05-08 | 2012-10-03 | 日月光半导体制造股份有限公司 | 半导体封装构造 |
CN104183554A (zh) * | 2013-05-21 | 2014-12-03 | 三星电机株式会社 | 电子器件模块及其制造方法 |
CN104241256A (zh) * | 2013-06-24 | 2014-12-24 | 三星电机株式会社 | 电子组件模块和制造该电子组件模块的方法 |
CN104517930A (zh) * | 2013-10-04 | 2015-04-15 | 联发科技股份有限公司 | 半导体封装 |
US20150223361A1 (en) * | 2014-02-06 | 2015-08-06 | Samsung Electro-Mechanics Co., Ltd. | Electronic component module and manufacturing method thereof |
CN105514087A (zh) * | 2016-01-26 | 2016-04-20 | 中芯长电半导体(江阴)有限公司 | 双面扇出型晶圆级封装方法及封装结构 |
CN106409780A (zh) * | 2015-08-03 | 2017-02-15 | 矽品精密工业股份有限公司 | 电子封装件及其制法 |
-
2017
- 2017-09-25 CN CN201710874462.XA patent/CN107749411B/zh active Active
Patent Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080157295A1 (en) * | 2006-12-20 | 2008-07-03 | Custom One Design, Inc. | Methods and apparatus for multichip module packaging |
CN102709260A (zh) * | 2012-05-08 | 2012-10-03 | 日月光半导体制造股份有限公司 | 半导体封装构造 |
CN104183554A (zh) * | 2013-05-21 | 2014-12-03 | 三星电机株式会社 | 电子器件模块及其制造方法 |
CN104241256A (zh) * | 2013-06-24 | 2014-12-24 | 三星电机株式会社 | 电子组件模块和制造该电子组件模块的方法 |
CN104517930A (zh) * | 2013-10-04 | 2015-04-15 | 联发科技股份有限公司 | 半导体封装 |
US20150223361A1 (en) * | 2014-02-06 | 2015-08-06 | Samsung Electro-Mechanics Co., Ltd. | Electronic component module and manufacturing method thereof |
CN106409780A (zh) * | 2015-08-03 | 2017-02-15 | 矽品精密工业股份有限公司 | 电子封装件及其制法 |
CN105514087A (zh) * | 2016-01-26 | 2016-04-20 | 中芯长电半导体(江阴)有限公司 | 双面扇出型晶圆级封装方法及封装结构 |
Cited By (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11171090B2 (en) | 2018-08-30 | 2021-11-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method of manufacture |
TWI772674B (zh) * | 2018-08-30 | 2022-08-01 | 台灣積體電路製造股份有限公司 | 封裝體及其製造方法 |
CN109473363A (zh) * | 2018-11-12 | 2019-03-15 | 深圳市江波龙电子股份有限公司 | 系统级封装结构及生产方法 |
CN110349921A (zh) * | 2019-07-04 | 2019-10-18 | 上海先方半导体有限公司 | 一种基板双面封装结构及其制造方法 |
WO2021037233A1 (zh) * | 2019-08-30 | 2021-03-04 | 天芯互联科技有限公司 | 封装体及其制备方法 |
US12074116B2 (en) | 2019-09-25 | 2024-08-27 | Jcet Group Co., Ltd. | Integrated package structure |
WO2021057055A1 (zh) * | 2019-09-25 | 2021-04-01 | 江苏长电科技股份有限公司 | 集成封装结构 |
CN111613613A (zh) * | 2020-06-30 | 2020-09-01 | 青岛歌尔智能传感器有限公司 | 双面封装结构及电子设备 |
CN111653558A (zh) * | 2020-07-10 | 2020-09-11 | 天通凯美微电子有限公司 | 一种声表面波裸芯片的双面封装结构及其封装工艺 |
CN113921473A (zh) * | 2020-07-10 | 2022-01-11 | 江苏长电科技股份有限公司 | 封装结构和封装结构制造方法 |
CN111900094A (zh) * | 2020-07-15 | 2020-11-06 | 中国电子科技集团公司第五十八研究所 | 一种高传输率晶圆级扇出型封装方法及其结构 |
CN112234026A (zh) * | 2020-10-14 | 2021-01-15 | 天津津航计算技术研究所 | 一种3d芯片封装 |
CN114340203A (zh) * | 2021-12-31 | 2022-04-12 | 展讯通信(上海)有限公司 | 双面系统级封装结构及其制备方法 |
WO2023125368A1 (zh) * | 2021-12-31 | 2023-07-06 | 展讯通信(上海)有限公司 | 双面系统级封装结构及其制备方法 |
Also Published As
Publication number | Publication date |
---|---|
CN107749411B (zh) | 2019-11-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN107749411A (zh) | 双面SiP的三维封装结构 | |
CN107768349A (zh) | 双面SiP三维封装结构 | |
CN101877348B (zh) | 用于堆叠的管芯嵌入式芯片堆积的系统和方法 | |
CN102456677B (zh) | 球栅阵列封装结构及其制造方法 | |
US7034386B2 (en) | Thin planar semiconductor device having electrodes on both surfaces and method of fabricating same | |
TWI355061B (en) | Stacked-type chip package structure and fabricatio | |
US7504717B2 (en) | Semiconductor device | |
KR101190920B1 (ko) | 적층 반도체 패키지 및 그 제조 방법 | |
TWM509421U (zh) | 封裝單元堆疊模組 | |
CN107622957B (zh) | 双面SiP的三维封装结构的制造方法 | |
CN208722864U (zh) | 多层芯片基板及多功能芯片晶圆 | |
CN101477979B (zh) | 多芯片封装体 | |
CN105870109A (zh) | 一种2.5d集成封装半导体器件及其加工方法 | |
CN103219324A (zh) | 堆叠式半导体芯片封装结构及工艺 | |
CN202434509U (zh) | 堆叠式半导体芯片封装结构 | |
CN107946282B (zh) | 三维扇出型封装结构及其制造方法 | |
US20130256915A1 (en) | Packaging substrate, semiconductor package and fabrication method thereof | |
CN203774293U (zh) | 一种集成电路的3d封装结构 | |
EP4167690A1 (en) | Electronic device with stacked printed circuit boards | |
CN106449612A (zh) | 存储器芯片堆叠封装结构 | |
CN109244058A (zh) | 半导体封装结构及其制备方法 | |
CN105990298A (zh) | 一种芯片封装结构及其制备方法 | |
CN100433327C (zh) | 芯片封装体与堆叠型芯片封装结构 | |
CN208674106U (zh) | 半导体封装结构 | |
TW202139396A (zh) | 雙晶粒半導體封裝結構及其製備方法 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PB01 | Publication | ||
PB01 | Publication | ||
SE01 | Entry into force of request for substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
GR01 | Patent grant | ||
GR01 | Patent grant |