CN107315293B - 一种阵列基板及其制造方法、显示装置 - Google Patents

一种阵列基板及其制造方法、显示装置 Download PDF

Info

Publication number
CN107315293B
CN107315293B CN201710364266.8A CN201710364266A CN107315293B CN 107315293 B CN107315293 B CN 107315293B CN 201710364266 A CN201710364266 A CN 201710364266A CN 107315293 B CN107315293 B CN 107315293B
Authority
CN
China
Prior art keywords
conductive layer
terminal
layer
terminals
array substrate
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
CN201710364266.8A
Other languages
English (en)
Other versions
CN107315293A (zh
Inventor
张伟
李慧
石天雷
郭钟旭
方业周
张文龙
张绪
牛志军
姜瑞泽
任艳伟
刘宇
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
BOE Technology Group Co Ltd
Ordos Yuansheng Optoelectronics Co Ltd
Original Assignee
BOE Technology Group Co Ltd
Ordos Yuansheng Optoelectronics Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by BOE Technology Group Co Ltd, Ordos Yuansheng Optoelectronics Co Ltd filed Critical BOE Technology Group Co Ltd
Priority to CN201710364266.8A priority Critical patent/CN107315293B/zh
Publication of CN107315293A publication Critical patent/CN107315293A/zh
Priority to US16/325,158 priority patent/US10903249B2/en
Priority to PCT/CN2018/081094 priority patent/WO2018214645A1/zh
Application granted granted Critical
Publication of CN107315293B publication Critical patent/CN107315293B/zh
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/12Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body
    • H01L27/1214Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
    • H01L27/1255Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs integrated with passive devices, e.g. auxiliary capacitors
    • GPHYSICS
    • G02OPTICS
    • G02FOPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
    • G02F1/00Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
    • G02F1/01Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour 
    • G02F1/13Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour  based on liquid crystals, e.g. single liquid crystal display cells
    • G02F1/133Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
    • G02F1/136Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
    • G02F1/1362Active matrix addressed cells
    • G02F1/136204Arrangements to prevent high voltage or static electricity failures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/0203Particular design considerations for integrated circuits
    • H01L27/0248Particular design considerations for integrated circuits for electrical or thermal protection, e.g. electrostatic discharge [ESD] protection
    • H01L27/0251Particular design considerations for integrated circuits for electrical or thermal protection, e.g. electrostatic discharge [ESD] protection for MOS devices
    • H01L27/0288Particular design considerations for integrated circuits for electrical or thermal protection, e.g. electrostatic discharge [ESD] protection for MOS devices using passive elements as protective elements, e.g. resistors, capacitors, inductors, spark-gaps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/12Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body
    • H01L27/1214Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
    • H01L27/124Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs with a particular composition, shape or layout of the wiring layers specially adapted to the circuit arrangement, e.g. scanning lines in LCD pixel circuits
    • H01L27/1244Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs with a particular composition, shape or layout of the wiring layers specially adapted to the circuit arrangement, e.g. scanning lines in LCD pixel circuits for preventing breakage, peeling or short circuiting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/12Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body
    • H01L27/1214Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
    • H01L27/1259Multistep manufacturing methods
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10KORGANIC ELECTRIC SOLID-STATE DEVICES
    • H10K59/00Integrated devices, or assemblies of multiple devices, comprising at least one organic light-emitting element covered by group H10K50/00
    • H10K59/10OLED displays
    • H10K59/12Active-matrix OLED [AMOLED] displays
    • H10K59/121Active-matrix OLED [AMOLED] displays characterised by the geometry or disposition of pixel elements
    • H10K59/1216Active-matrix OLED [AMOLED] displays characterised by the geometry or disposition of pixel elements the pixel elements being capacitors
    • GPHYSICS
    • G02OPTICS
    • G02FOPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
    • G02F1/00Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
    • G02F1/01Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour 
    • G02F1/13Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour  based on liquid crystals, e.g. single liquid crystal display cells
    • G02F1/133Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
    • G02F1/136Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
    • G02F1/1362Active matrix addressed cells
    • G02F1/1368Active matrix addressed cells in which the switching element is a three-electrode device
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10KORGANIC ELECTRIC SOLID-STATE DEVICES
    • H10K59/00Integrated devices, or assemblies of multiple devices, comprising at least one organic light-emitting element covered by group H10K50/00
    • H10K59/10OLED displays
    • H10K59/12Active-matrix OLED [AMOLED] displays
    • H10K59/131Interconnections, e.g. wiring lines or terminals

Landscapes

  • Physics & Mathematics (AREA)
  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • General Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Computer Hardware Design (AREA)
  • Nonlinear Science (AREA)
  • Chemical & Material Sciences (AREA)
  • Crystallography & Structural Chemistry (AREA)
  • Mathematical Physics (AREA)
  • Optics & Photonics (AREA)
  • Geometry (AREA)
  • Manufacturing & Machinery (AREA)
  • Electroluminescent Light Sources (AREA)
  • Devices For Indicating Variable Information By Combining Individual Elements (AREA)

Abstract

一种阵列基板包括多个端子和至少包括第一导电层和第二导电层,所述第一导电层和所述第二导电层之间包括绝缘层,其中,所述第一导电层和所述第二导电层上分别形成有组成电容结构的多个第一电极板和多个第二电极板,相互平行且相对的一个第一电极板和一个第二电极板构成一个电容结构,一个所述电容结构至少对应一个所述端子,所述端子与所述第一导电层或与所述第二导电层处于同一层,或者所述端子处于所述第一导电层与所述第二导电层之间的第三导电层。一种阵列基板的制造方法和显示装置。本方案通过在端子增加电容结构,增加产品抗ESD能力,改善从端子导入引起产品损坏的不良问题,以防护端子,避免静电损伤。

Description

一种阵列基板及其制造方法、显示装置
技术领域
本发明实施例涉及但不限于显示技术领域,尤其涉及一种阵列基板及其制造方法、显示装置。
背景技术
随着液晶显示屏的发展和应用,静电放电(Electrostatics discharge,简称ESD)问题越来越成为高端液晶显示屏的技术难题:一方面在器件制造过程中,由于其工艺特点,极易产生静电并造成产品损失;另一方面LCM(Liquid Crystal Module,液晶模块)中的IC(集成电路)等元器件及电子线路也易于受到静电冲击的干扰,在液晶器件特别是信息通讯产品上抗静电冲击已经成为必检项目。
液晶显示屏在Cell(对盒)工艺,模组工艺和信赖性有意无意都在经历ESD,产品点灯的过程中,因瞬间大电流,环境静电和设备静电的原因对Panel(面板)造成不可逆的损坏,造成产品良率影响,大大增加产品成本,同时产品存在测试过程中,经常会对产品测试端子(ET Pad)造成静电击穿,造成产品异显,色彩异常等不良。
发明内容
本发明实施例提供一种阵列基板及其制造方法、显示装置,以防护端子,避免静电损伤。
一种阵列基板,包括多个端子和至少包括第一导电层和第二导电层,所述第一导电层和所述第二导电层之间包括绝缘层,其中,
所述第一导电层和所述第二导电层上分别形成有组成电容结构的多个第一电极板和多个第二电极板,相互平行且相对的一个第一电极板和一个第二电极板构成一个电容结构,一个所述电容结构至少对应一个所述端子,
所述端子与所述第一导电层或与所述第二导电层处于同一层,或者所述端子处于所述第一导电层与所述第二导电层之间的第三导电层。
可选地,所述端子与所述第一导电层或与所述第二导电层处于同一层时,所述第一电极板或所述第二电极板与所述端子交替相间布置,所述端子与所述第一电极板或与所述第二电极板之间填充有绝缘物质。
可选地,所述端子的引线形成于第四导电层上,并通过过孔与端子连接。
可选地,所述端子处于所述第一导电层与所述第二导电层之间的第三导电层时,所述端子的引线形成于所述第三导电层上。
可选地,所述端子以上的各个层在所述端子对应的位置处形成有通孔,以暴露所述端子。
可选地,所述通孔在衬底基板上的投影涵盖所述端子,或者涵盖部分所述端子。
一种显示装置,包括上述的阵列基板。
一种阵列基板的制造方法,包括:
在第一导电层上形成构成电容结构的多个第一电极板;
在第二导电层上形成分别与所述第一电极板平行且相对的多个第二电极板;
在所述第一导电层或所述第二导电层上形成多个端子,或者在所述第一导电层与所述第二导电层之间的第三导电层上形成多个端子,一个所述电容结构至少对应一个所述端子。
可选地,在所述第一导电层或所述第二导电层上形成多个端子时,所述第一电极板或所述第二电极板与所述端子交替相间布置,所述端子与所述第一电极板或与所述第二电极板之间填充有绝缘物质。
可选地,所述方法还包括:
在第四导电层上形成所述端子的引线,所述端子的引线以过孔的方式与所述端子连接。
可选地,在所述第一导电层与所述第二导电层之间的第三导电层上形成多个端子的同时,还包括:
在所述第三导电层上形成所述端子的引线。
综上,本发明实施例的一种阵列基板及其制造方法、显示装置,本方案通过在端子增加电容结构,增加产品抗ESD能力改善从端子导入引起产品损坏的不良问题,以防护端子,避免静电损伤。
附图说明
图1为相关的阵列基板的结构的示意图。
图2本发明实施例的一种阵列基板的制造方法的流程图。
图3为本发明实施例一的阵列基板的示意图。
图4为本发明实施例二的阵列基板的示意图。
图5为本发明实施例三的阵列基板的示意图。
具体实施方式
为使本发明的目的、技术方案和优点更加清楚明白,下文中将结合附图对本发明的实施例进行详细说明。需要说明的是,在不冲突的情况下,本申请中的实施例及实施例中的特征可以相互任意组合。
随着液晶显示屏的发展和应用,从外挂触摸(GFF)产品到内嵌式(In Cell)产品需要增加ESD能力,减少产品损伤,本公开实施例中,利用Array(阵列工艺)在端子的上下膜层增加电路走线,形成电容结构,防护端子,避免静电损伤,提升产品的良率,增加收益,提升产品ET Pad处的抗ESD能力。
本公开的方案可以在阵列基板中的任意两个导电层上形成电容结构,端子可以与电容结构的电极板在同一层导电层上形成,也可以在电容结构之间的导电层上形成。
ESD通常都是环境以及摩擦引起的,形成电容结构后,ESD优先在电容上进行放电,而不是在ET pad上进行放电。静电再通过电容释放到GND上,这样产品就不会受到损坏。在同一层上设计的道理是一样的,如果在同一层设计时,因电容结构连接在GND,静电更容易在电容上放电而不在ET pad放电。
本公开的阵列基板,包括多个端子和至少包括第一导电层和第二导电层,所述第一导电层和所述第二导电层之间包括绝缘层,所述第一导电层和所述第二导电层上分别形成有组成电容结构的多个第一电极板和多个第二电极板,相互平行且相对的一个第一电极板和一个第二电极板构成一个电容结构,一个所述电容结构至少对应一个所述端子,
所述端子与所述第一导电层或与所述第二导电层处于同一层,或者所述端子处于所述第一导电层与所述第二导电层之间的第三导电层。
如图1所示,阵列基板一般包括:衬底基板1、缓冲层2、TFT开关5、源极51、漏极52、栅极53、有源层54、栅绝缘层55、栅隔离层56、平坦层6、阳极金属层7、在阳极金属层上形成阳极和遮挡层、像素电极层8、有机发光层9、阴极10。当然对于不同的阵列基板,不局限于上述的结构。
本公开中提到的导电层可以是以下的任意层:形成源极51的层、形成漏极52的层、形成栅极53的层、有源层54、阳极金属层7、像素电极层8、有机发光层9、形成阴极10的层。
本公开还提供一种阵列基板的制造方法,如图2所示,可以包括以下步骤:
步骤S201、在第一导电层上形成构成电容结构的多个第一电极板;
步骤S202、在第二导电层上形成分别与所述第一电极板平行且相对的多个第二电极板;
步骤S203、在所述第一导电层或所述第二导电层上形成多个端子,或者在所述第一导电层与所述第二导电层之间的第三导电层上形成多个端子,一个所述电容结构至少对应一个所述端子。
上述制造方法的步骤不限定执行的先后顺序。
以下以实施例对本公开的阵列基板进行详细的说明。
实施例一
图3为本发明实施例的阵列基板的示意图,如图3所示,本实施例中,端子100与组成电容结构的电极板101在同一层形成,例如在形成源极51的层上形成端子100和电极板101。端子100与电极板101交替相间布置,为了避免端子100与电极板101之间发生短路,在端子100与电极板101之间填充有绝缘物质。
在阳极金属层7上形成电极板201,电极板201与电极板101平行且相对,构成电容结构。
本实施例中,端子100的引线在其它的导电层上形成,可以避免端子100的引线与电容结构发生短路。例如,在有源层54形成端子100的引线,在有源层54与形成源极51的层之间的各层上形成有过孔,端子100的引线通过过孔与端子100连接。
本实施例中,以衬底基板1为最底层向上看,在端子100以上的各个层中,在端子100对应的位置处形成有通孔,通孔用于暴露出端子100,使外界的引脚能接触到端子100。
通孔在衬底基板1上的投影涵盖端子100,或者涵盖部分端子100,通孔的大小不作限定,只要能暴露出端子100即可。
制作本实施例的阵列基板的方法,包括以下步骤:
在衬底基板1上形成缓冲层2、在缓冲层2上形成TFT开关5,在有源层54形成端子100的引线,在形成TFT开关5的源极51的层上形成多个电极板101和多个端子100;并在TFT开关5的上方或下方相对的位置形成遮挡层;在形成TFT开关5后的衬底基板1上依次形成阳极、有机发光层9和阴极10。在形成阳极的阳极金属层7上形成与电极板101平行的多个电极板201。
实施例二
本实施例与实施例一的区别在于,端子100与电极板201在同一层形成,如图4所示。
本实施例中,在有源层54上形成有多个电极板101,在阳极金属层7上形成端子100的引线,在像素电极层8上形成多个端子100和多个与电极板101平行且相对的电极板201,一个电极板101与一个平等且相对电极板201组成一个电容结构。
端子100与电极板201交替相间布置,为了避免端子100与电极板201之间发生短路,在端子100与电极板201之间填充有绝缘物质。
在阳极金属层7与像素电极层8之间的各层上形成有过孔,端子100的引线通过过孔与端子100连接。
本实施例中,以衬底基板1为最底层向上看,在端子100以上的各个层中,在端子100对应的位置处形成有通孔,以暴露出端子100。
通孔在衬底基板1上的投影涵盖端子100,或者涵盖部分端子100,通孔的大小不作限定,只要能暴露出端子100即可。
制作本实施例的阵列基板的方法,包括以下步骤:
在衬底基板1上形成缓冲层2、在缓冲层2上形成TFT开关5,在形成TFT开关5的有源层54上形成多个电极板101;并在TFT开关5的上方或下方相对的位置形成遮挡层;在形成TFT开关5后的衬底基板1上依次形成阳极、像素电极层8、有机发光层9和阴极10。在形成阳极的阳极金属层7上形成端子100的引线,在像素电极层8上形成多个端子100和多个与电极板101平行且相对的电极板201。
实施例三
本实施例中的端子形成在电容结构的两电极板之间的导电层上。
如图5所示,本实施例中,在有源层54上形成有多个电极板101,在形成栅极53的层上形成多个端子100和端子100的引线,在阳极金属层7上形成多个与电极板101平行且相对的电极板201,一个电极板101与一个平行且相对的电极板201组成电容结构。
本实施例中,以衬底基板1为最底层向上看,在端子100以上的各个层中,在端子100对应的位置处形成有通孔,以暴露出端子100。
通孔在衬底基板1上的投影涵盖端子100,或者涵盖部分端子100,通孔的大小不作限定,只要能暴露出端子100即可。
制作本实施例的阵列基板的方法,包括以下步骤:
在衬底基板1上形成缓冲层2、在缓冲层2上形成TFT开关5,在形成TFT开关5的有源层54上形成多个电极板101;在形成栅极53的层上形成多个端子100和端子100的引线,并在TFT开关5的上方或下方相对的位置形成遮挡层;在形成TFT开关5后的衬底基板1上依次形成阳极、像素电极层8、有机发光层9和阴极10。在形成阳极的阳极金属层7上形成多个电极板201,电极板201与电极板101平行。
以上实施例仅是示例的,电容结构的两个电极板可以在阵列基板上的任意两个可导电的层上形成。
本领域普通技术人员可以理解上述方法中的全部或部分步骤可通过程序来指令相关硬件完成,所述程序可以存储于计算机可读存储介质中,如只读存储器、磁盘或光盘等。可选地,上述实施例的全部或部分步骤也可以使用一个或多个集成电路来实现。相应地,上述实施例中的各模块/单元可以采用硬件的形式实现,也可以采用软件功能模块的形式实现。本发明不限制于任何特定形式的硬件和软件的结合。
以上仅为本发明的优选实施例,当然,本发明还可有其他多种实施例,在不背离本发明精神及其实质的情况下,熟悉本领域的技术人员当可根据本发明作出各种相应的改变和变形,但这些相应的改变和变形都应属于本发明所附的权利要求的保护范围。

Claims (11)

1.一种阵列基板,包括多个端子和至少包括第一导电层和第二导电层,所述第一导电层和所述第二导电层之间包括绝缘层,其特征在于,
所述第一导电层和所述第二导电层上分别形成有组成电容结构的多个第一电极板和多个第二电极板,相互平行且相对的一个第一电极板和一个第二电极板构成一个电容结构,一个所述电容结构至少对应一个所述端子,
所述端子与所述第一导电层或与所述第二导电层处于同一层,或者所述端子处于所述第一导电层与所述第二导电层之间的第三导电层。
2.如权利要求1所述的阵列基板,其特征在于:
所述端子与所述第一导电层或与所述第二导电层处于同一层时,所述第一电极板或所述第二电极板与所述端子交替相间布置,所述端子与所述第一电极板或与所述第二电极板之间填充有绝缘物质。
3.如权利要求2所述的阵列基板,其特征在于:
所述端子的引线形成于第四导电层上,并通过过孔与端子连接。
4.如权利要求1所述的阵列基板,其特征在于:
所述端子处于所述第一导电层与所述第二导电层之间的第三导电层时,所述端子的引线形成于所述第三导电层上。
5.如权利要求1-4任一项所述的阵列基板,其特征在于:
所述端子以上的各个层在所述端子对应的位置处形成有通孔,以暴露所述端子。
6.如权利要求5所述的阵列基板,其特征在于:
所述通孔在衬底基板上的投影涵盖所述端子,或者涵盖部分所述端子。
7.一种显示装置,包括如权利要求1-6任一项所述的阵列基板。
8.一种阵列基板的制造方法,包括:
在第一导电层上形成构成电容结构的多个第一电极板;
在第二导电层上形成分别与所述第一电极板平行且相对的多个第二电极板;
在所述第一导电层或所述第二导电层上形成多个端子,或者在所述第一导电层与所述第二导电层之间的第三导电层上形成多个端子,一个所述电容结构至少对应一个所述端子。
9.如权利要求8所述的制造方法,其特征在于:
在所述第一导电层或所述第二导电层上形成多个端子时,所述第一电极板或所述第二电极板与所述端子交替相间布置,所述端子与所述第一电极板或与所述第二电极板之间填充有绝缘物质。
10.如权利要求9所述的制造方法,其特征在于:所述方法还包括:
在第四导电层上形成所述端子的引线,所述端子的引线以过孔的方式与所述端子连接。
11.如权利要求8所述的制造方法,其特征在于:在所述第一导电层与所述第二导电层之间的第三导电层上形成多个端子的同时,还包括:
在所述第三导电层上形成所述端子的引线。
CN201710364266.8A 2017-05-22 2017-05-22 一种阵列基板及其制造方法、显示装置 Active CN107315293B (zh)

Priority Applications (3)

Application Number Priority Date Filing Date Title
CN201710364266.8A CN107315293B (zh) 2017-05-22 2017-05-22 一种阵列基板及其制造方法、显示装置
US16/325,158 US10903249B2 (en) 2017-05-22 2018-03-29 Array substrate and manufacturing method thereof, display device
PCT/CN2018/081094 WO2018214645A1 (zh) 2017-05-22 2018-03-29 一种阵列基板及其制造方法、显示装置

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN201710364266.8A CN107315293B (zh) 2017-05-22 2017-05-22 一种阵列基板及其制造方法、显示装置

Publications (2)

Publication Number Publication Date
CN107315293A CN107315293A (zh) 2017-11-03
CN107315293B true CN107315293B (zh) 2020-08-11

Family

ID=60181619

Family Applications (1)

Application Number Title Priority Date Filing Date
CN201710364266.8A Active CN107315293B (zh) 2017-05-22 2017-05-22 一种阵列基板及其制造方法、显示装置

Country Status (3)

Country Link
US (1) US10903249B2 (zh)
CN (1) CN107315293B (zh)
WO (1) WO2018214645A1 (zh)

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN107315293B (zh) * 2017-05-22 2020-08-11 京东方科技集团股份有限公司 一种阵列基板及其制造方法、显示装置
CN108874250B (zh) * 2018-05-30 2021-07-20 北京硬壳科技有限公司 一种电容式触控方法和装置

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH08152652A (ja) * 1994-09-30 1996-06-11 Toshiba Corp フラットパネル表示装置用アレイ基板
JP2008111924A (ja) * 2006-10-30 2008-05-15 Seiko Epson Corp 電気光学装置、及びこれを備えた電子機器
US8063865B2 (en) * 2006-11-22 2011-11-22 Casio Computer Co., Ltd. Liquid crystal display comprising electrostatic protection circuit and test circuit
CN102967978A (zh) * 2012-12-18 2013-03-13 京东方科技集团股份有限公司 阵列基板及其制造方法、显示装置
CN102981340A (zh) * 2012-12-11 2013-03-20 京东方科技集团股份有限公司 一种液晶显示器的阵列基板及制造方法
CN205385018U (zh) * 2016-01-04 2016-07-13 京东方科技集团股份有限公司 一种阵列基板及显示装置

Family Cites Families (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWI220029B (en) 2000-10-12 2004-08-01 Au Optronics Corp Thin film transistor liquid crystal display and its manufacturing method
US20060118787A1 (en) * 2004-12-02 2006-06-08 Toppoly Optoelectronics Corp. Electronic device with electrostatic discharge protection
US20070247049A1 (en) * 2006-04-24 2007-10-25 General Electric Company Field emission apparatus
KR102328678B1 (ko) * 2015-02-09 2021-11-19 삼성디스플레이 주식회사 박막 트랜지스터 기판, 이를 구비한 디스플레이 장치, 박막 트랜지스터 기판 제조방법 및 디스플레이 장치 제조방법
KR20160122893A (ko) * 2015-04-14 2016-10-25 삼성디스플레이 주식회사 박막 트랜지스터 기판, 이를 구비한 디스플레이 장치, 박막 트랜지스터 기판 제조방법 및 디스플레이 장치 제조방법
JP6807725B2 (ja) * 2015-12-22 2021-01-06 株式会社半導体エネルギー研究所 半導体装置、表示パネル、及び電子機器
CN105388648B (zh) 2015-12-25 2018-10-12 上海创功通讯技术有限公司 液晶显示器及其放电电路
JP2018101067A (ja) * 2016-12-21 2018-06-28 セイコーエプソン株式会社 電気光学装置、電子機器
CN107315293B (zh) 2017-05-22 2020-08-11 京东方科技集团股份有限公司 一种阵列基板及其制造方法、显示装置

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH08152652A (ja) * 1994-09-30 1996-06-11 Toshiba Corp フラットパネル表示装置用アレイ基板
JP2008111924A (ja) * 2006-10-30 2008-05-15 Seiko Epson Corp 電気光学装置、及びこれを備えた電子機器
US8063865B2 (en) * 2006-11-22 2011-11-22 Casio Computer Co., Ltd. Liquid crystal display comprising electrostatic protection circuit and test circuit
CN102981340A (zh) * 2012-12-11 2013-03-20 京东方科技集团股份有限公司 一种液晶显示器的阵列基板及制造方法
CN102967978A (zh) * 2012-12-18 2013-03-13 京东方科技集团股份有限公司 阵列基板及其制造方法、显示装置
CN205385018U (zh) * 2016-01-04 2016-07-13 京东方科技集团股份有限公司 一种阵列基板及显示装置

Also Published As

Publication number Publication date
CN107315293A (zh) 2017-11-03
US20200227446A9 (en) 2020-07-16
US10903249B2 (en) 2021-01-26
US20190172854A1 (en) 2019-06-06
WO2018214645A1 (zh) 2018-11-29

Similar Documents

Publication Publication Date Title
CN107861658B (zh) 显示面板和显示装置
CN104571758B (zh) 一种阵列基板和显示面板
US10963105B2 (en) In-cell touch display panel, manufacturing method thereof, display device
US20180181224A1 (en) Flexible touchscreen and flexible touch display
WO2014166153A1 (zh) 阵列基板及其制造方法、显示装置
CN103488333A (zh) 触控面板及触控显示面板的制造方法
CN202523030U (zh) 触控面板
US11662631B2 (en) Display substrate and display device
CN111128969B (zh) 显示面板及显示装置
CN106200172B (zh) 一种阵列基板及显示装置
CN107390933B (zh) 一种触控显示面板
CN107315293B (zh) 一种阵列基板及其制造方法、显示装置
TW201619668A (zh) 顯示面板及包含其之顯示裝置
CN113517262A (zh) 显示面板及其制作方法、显示装置
CN102655148A (zh) Tft基板及其制备方法、液晶显示装置、及电子纸显示装置
KR102174662B1 (ko) 디스플레이 장치 및 이를 위한 제조 방법
CN110827688A (zh) 显示面板、显示面板母版和显示装置
KR20140028758A (ko) 액정표시장치
KR100456150B1 (ko) 일렉트로루미네센스 소자 및 그의 제조방법
CN112908168B (zh) 一种显示面板及显示装置
CN105633114A (zh) 显示面板及包含其的显示设备
CN103426390A (zh) 显示装置
CN112382646B (zh) Oled显示面板及触控显示屏幕
CN114842778A (zh) 测试电路、显示面板及显示装置
CN114784058A (zh) 显示屏及电子设备

Legal Events

Date Code Title Description
PB01 Publication
PB01 Publication
SE01 Entry into force of request for substantive examination
SE01 Entry into force of request for substantive examination
GR01 Patent grant
GR01 Patent grant