CN105047610B - 一种阵列基板及其制作方法、显示装置 - Google Patents

一种阵列基板及其制作方法、显示装置 Download PDF

Info

Publication number
CN105047610B
CN105047610B CN201510564851.3A CN201510564851A CN105047610B CN 105047610 B CN105047610 B CN 105047610B CN 201510564851 A CN201510564851 A CN 201510564851A CN 105047610 B CN105047610 B CN 105047610B
Authority
CN
China
Prior art keywords
electrode
layer
region
transparency
photoresist
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
CN201510564851.3A
Other languages
English (en)
Other versions
CN105047610A (zh
Inventor
李正亮
姚琪
张斌
曹占锋
张伟
孙雪菲
周斌
高锦成
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
BOE Technology Group Co Ltd
Original Assignee
BOE Technology Group Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by BOE Technology Group Co Ltd filed Critical BOE Technology Group Co Ltd
Priority to CN201510564851.3A priority Critical patent/CN105047610B/zh
Publication of CN105047610A publication Critical patent/CN105047610A/zh
Priority to US15/306,550 priority patent/US10181482B2/en
Priority to PCT/CN2016/074427 priority patent/WO2017041447A1/zh
Priority to EP16784366.3A priority patent/EP3349242B1/en
Application granted granted Critical
Publication of CN105047610B publication Critical patent/CN105047610B/zh
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
    • H01L27/12Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
    • H01L27/1214Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
    • H01L27/1222Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs with a particular composition, shape or crystalline structure of the active layer
    • H01L27/1225Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs with a particular composition, shape or crystalline structure of the active layer with semiconductor materials not belonging to the group IV of the periodic table, e.g. InGaZnO
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/027Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/027Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
    • H01L21/0271Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers
    • H01L21/0273Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers characterised by the treatment of photoresist layers
    • H01L21/0274Photolithographic processes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
    • H01L27/12Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
    • H01L27/1214Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
    • H01L27/124Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs with a particular composition, shape or layout of the wiring layers specially adapted to the circuit arrangement, e.g. scanning lines in LCD pixel circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
    • H01L27/12Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
    • H01L27/1214Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
    • H01L27/1259Multistep manufacturing methods
    • H01L27/1288Multistep manufacturing methods employing particular masking sequences or specially adapted masks, e.g. half-tone mask
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/786Thin film transistors, i.e. transistors with a channel being at least partly a thin film
    • H01L29/78606Thin film transistors, i.e. transistors with a channel being at least partly a thin film with supplementary region or layer in the thin film or in the insulated bulk substrate supporting it for controlling or increasing the safety of the device
    • H01L29/78633Thin film transistors, i.e. transistors with a channel being at least partly a thin film with supplementary region or layer in the thin film or in the insulated bulk substrate supporting it for controlling or increasing the safety of the device with a light shield
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/786Thin film transistors, i.e. transistors with a channel being at least partly a thin film
    • H01L29/78645Thin film transistors, i.e. transistors with a channel being at least partly a thin film with multiple gate
    • GPHYSICS
    • G02OPTICS
    • G02FOPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
    • G02F1/00Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
    • G02F1/01Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour 
    • G02F1/13Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour  based on liquid crystals, e.g. single liquid crystal display cells
    • G02F1/133Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
    • G02F1/136Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
    • G02F1/1362Active matrix addressed cells
    • G02F1/136231Active matrix addressed cells for reducing the number of lithographic steps
    • G02F1/136236Active matrix addressed cells for reducing the number of lithographic steps using a grey or half tone lithographic process
    • GPHYSICS
    • G02OPTICS
    • G02FOPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
    • G02F1/00Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
    • G02F1/01Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour 
    • G02F1/13Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour  based on liquid crystals, e.g. single liquid crystal display cells
    • G02F1/133Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
    • G02F1/136Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
    • G02F1/1362Active matrix addressed cells
    • G02F1/1368Active matrix addressed cells in which the switching element is a three-electrode device
    • G02F1/13685Top gates

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Manufacturing & Machinery (AREA)
  • Ceramic Engineering (AREA)
  • Chemical & Material Sciences (AREA)
  • Crystallography & Structural Chemistry (AREA)
  • Thin Film Transistor (AREA)
  • Devices For Indicating Variable Information By Combining Individual Elements (AREA)
  • Liquid Crystal (AREA)

Abstract

本发明实施例提供了一种阵列基板及其制作方法、显示装置,用以减少阵列基板的构图工艺数量,从而降低阵列基板的生产成本,提高生产效率和设备利用率。所述阵列基板的制作方法包括:在衬底基板上依次形成第一透明导电层和金属层;采用一次构图工艺形成栅电极、源电极、漏电极和第一透明电极。

Description

一种阵列基板及其制作方法、显示装置
技术领域
本发明涉及显示面板系统领域,尤其涉及一种阵列基板及其制作方法、显示装置。
背景技术
平板显示器(Flat Panel Display,FPD)或薄膜太阳能电池等近年来所制造的电气产品都在基板上配置有薄膜晶体管,薄膜晶体管(Thin Film Transistor,TFT)是液晶显示器的关键器件,对显示器件的工作性能具有十分重要的作用。液晶显示器上的每一液晶像素点都是由集成在其后的TFT来驱动,从而可以做到高速度、高亮度、高对比度显示屏幕信息。
近年来低温多晶硅液晶显示技术因多晶硅迁移率高、TFT尺寸可以做小以提高开口率、可驱动集成等优势,被广泛应用,但HADS背板制造工艺通常需要9-13构图工艺,构图工艺数量多,生产成本高。
综上所述,现有技术中的阵列基板的构图工艺数量较多,造成阵列基板的生产效率低,且浪费成本,降低了设备利用率。
发明内容
本发明实施例提供了一种阵列基板及其制作方法、显示装置,用以减少阵列基板的构图工艺数量,从而降低阵列基板的生产成本,提高生产效率和设备利用率。
本发明实施例提供了一种阵列基板的制作方法,该方法包括:
在衬底基板上依次形成第一透明导电层和金属层;
采用一次构图工艺形成栅电极、源电极、漏电极和第一透明电极。
通过本发明实施例提供的阵列基板的制作方法,首先在衬底基板上依次形成第一透明导电层,然后在所述第一透明导电层上形成金属层,最后采用一次构图工艺形成栅电极、源电极、漏电极和第一透明电极,使得在一次构图工艺中形成栅电极,源电极、漏电极和第一透明电极,因此减少了阵列基板中的构图工艺数量,从而降低阵列基板的生产成本,提高生产效率和设备利用率。
较佳地,所述采用一次构图工艺形成栅电极、源电极、漏电极和第一透明电极,包括:
在所述金属层上形成光刻胶层;
对所述光刻胶进行曝光工艺,形成光刻胶不保留区域、光刻胶部分保留区域和光刻胶完全保留区域;
去除不保留区域的光刻胶、金属层和第一透明导电层;
采用灰化工艺去除部分保留区域的光刻胶;
去除部分保留区域的金属层;
去除完全保留区域的光刻胶,形成栅电极、源电极、漏电极和第一透明电极。
较佳地,采用一次构图工艺形成栅电极、源电极、漏电极和第一透明电极的同时,还形成了公共电极线。
较佳地,所述在衬底基板上形成第一透明导电层和金属层之前,该方法还包括:
在衬底基板上依次形成有源层和栅绝缘层。
较佳地,所述在形成栅电极、源电极、漏电极和第一透明电极之后,该方法还包括:
形成保护层,其中,所述有源层包括掺杂区域,在所述保护层上与所述有源层掺杂区域、源电极和漏电极对应的位置形成漏出源电极、漏电极和有源层掺杂区域的过孔;
形成第二透明导电层,采用构图工艺形成第二透明电极、源电极与所述有源层掺杂区域的第一连接电极和漏电极与所述有源层掺杂区域的第二连接电极,所述第一连接电极和第二连接电极位于所述过孔中。
较佳地,所述有源层为低温多晶硅,所述掺杂区域为N型掺杂。
较佳地,所述第二透明电极为狭缝状电极。
较佳地,所述第一透明电极和/或所述第二透明电极的材料为铟锡氧化物、铟锡氧化物、铟镓锌氧化物、铟锡锌氧化物、锡锌氧化物、镓锌氧化物、铟镓氧化物。
本发明实施例提供了一种阵列基板,采用本发明提供的阵列基板的制作方法形成。
本发明实施例提供了一种显示装置,包括本发明提供的阵列基板。
附图说明
图1为本发明实施例提供的阵列基板的制作方法的流程示意图;
图2为本发明实施例提供的阵列基板的制作方法的结构示意图之一;
图3为本发明实施例提供的阵列基板的制作方法的结构示意图之二;
图4为本发明实施例提供的阵列基板的制作方法的结构示意图之三;
图5为本发明实施例提供的阵列基板的制作方法的结构示意图之四;
图6为本发明实施例提供的阵列基板的制作方法的结构示意图之五;
图7为本发明实施例提供的阵列基板的制作方法的结构示意图之六;
图8为本发明实施例提供的阵列基板的制作方法的结构示意图之七;
图9为本发明实施例提供的阵列基板的制作方法的结构示意图之八;
图10为本发明实施例提供的阵列基板的制作方法的结构示意图之九。
具体实施方式
为了使本发明的目的、技术方案和优点更加清楚,下面将结合附图对本发明作进一步地详细描述,显然,所描述的实施例仅仅是本发明一部分实施例,而不是全部的实施例。基于本发明中的实施例,本领域普通技术人员在没有做出创造性劳动前提下所获得的所有其它实施例,都属于本发明保护的范围。
本发明实施例提供了一种阵列基板及其制作方法、显示装置,用以减少阵列基板的构图工艺数量,从而降低阵列基板的生产成本,提高生产效率和设备利用率。
下面结合附图,对本发明实施例提供的阵列基板及其制作方法、显示装置的具体实施方式进行详细地说明。
附图中各膜层的厚度和区域的大小形状不反映阵列基板各部件的真实比例,目的只是示意说明本发明内容。
实施例1
参见图1,本发明实施例提供的一种阵列基板的制作方法,该方法包括:
S101、在衬底基板上依次形成第一透明导电层和金属层;
S102、采用一次构图工艺形成栅电极、源电极、漏电极和第一透明电极。
需要说明的是第一透明电极为公共电极。本发明实施例中的构图工艺包括步骤:曝光、显影。
其中,在步骤S101中,在衬底基板上依次形成第一透明导电层和金属层之前,该方法还包括:
在衬底基板上依次形成有源层和栅绝缘层。
也就是说,在衬底基板上依次形成有源层、栅绝缘层、第一透明导电层和金属层。
其中,在步骤S102中,采用一次构图工艺形成栅电极、源电极、漏电极和第一透明电极,具体包括:
在金属层上形成光刻胶层;
对该光刻胶层进行曝光工艺,形成光刻胶不保留区域、光刻胶部分保留区域和光刻胶完全保留区域;
去除不保留区域的光刻胶、金属层和第一透明导电层;
采用灰化工艺去除部分保留区域的光刻胶;
去除部分保留区域的金属层;
去除完全保留区域的光刻胶,形成栅电极、源电极、漏电极和第一透明电极。
其中,在形成栅电极、源电极、漏电极和第一透明电极之后,该方法还包括:
形成保护层,其中有源层包括掺杂区域,在保护层上与有源层掺杂区域、源电极和漏电极对应的位置分别形成露出有源层掺杂区域、源电极和漏电极过孔;
形成第二透明导电层,采用构图工艺形成第二透明电极、源电极与有源层掺杂区域的第一连接电极、和漏电极与有源层掺杂区域的第二连接电极,第一连接电极和第二连接电极位于过孔中。
需要说明的是,在保护层上形成与有源层掺杂区域对应位置露出有源层掺杂区域的第一过孔,同时形成与源电极对应的位置露出源电极的第二过孔,形成漏电极对应的位置露出漏电极的第二过孔;在第二透明导电层中通过第一过孔和第二过孔对应的位置处形成源电极与有源层掺杂区域的第一连接电极,通过第一过孔和第三过孔对应的位置处形成漏电极与有源层掺杂区域的第二连接电极。所以,有源层掺杂区域通过第一连接电极与源极相连,通过第二连接电极与漏极相连。
其中,有源层为低温多晶硅P-si,掺杂区域为N型掺杂。
其中,第二透明电极为狭缝状电极。
其中,去除完全保留区域的光刻胶,形成栅电极、源电极、漏电极和第一透明电极,具体包括:
在完全保留区域中,首先去除用于形成源电极和漏电极金属层上的的光刻胶,使漏极层、源极层露出,形成漏电极和源电极;
其次,去除用于形成栅电极金属层上的光刻胶,使栅极层露出,形成栅电极;
最后去除用于形成第一透明电极的光刻胶,使完全保留区域中的所有金属均露出,形成第一透明电极;或者,
在完全保留区域中,首先去除用于形成栅电极金属层上的光刻胶,使栅极层露出,形成栅电极;
其次,去除用于形成源电极和漏电极金属层上的的光刻胶,使漏极层、源极层露出,形成漏电极和源电极;
最后去除用于形成第一透明电极的光刻胶,使完全保留区域中的所有金属均露出,形成第一透明电极;或者,
在完全保留区域中,首先去除用于形成第一透明电极的光刻胶,形成第一透明电极;
其次,去除用于形成源电极和漏电极金属层上的的光刻胶,使漏极层、源极层露出,形成漏电极和源电极;
最后,去除用于形成栅电极金属层上的光刻胶,使栅极层露出,形成栅电极。
需要说明的是,在去除完全保留区域中的光刻胶时,先去除覆盖用于形成漏电极和源电极的金属层上的光刻胶,使漏极层和源极层先露出;或者,先去除覆盖在用于形成栅电极的金属层上的光刻胶,使栅极层先露出;或者先去除覆盖在用于形成第一透明电极的第一透明导电层上的金属层的光刻胶,使金属层露出。从而形成栅电极、漏电极、源电极和第一透明电极。因此降低了阵列基板的生产成本,提高了生产效率。
需要强调的是,若根据工艺需要,也可以将栅电极、源、漏电极、以及用于形成第一透明电极的第一透明导电层上的金属层同时露出。
其中,第一透明电极和/或第二透明电极包含如下材料之一或组合:铟锌氧化物IZO、铟锡氧化物ITO、铟镓锌氧化物IGZO、铟锡锌氧化物ITZO、锡锌氧化物TZO、镓锌氧化物GZO、铟镓氧化物IGO。
需要说明的是,本发明实施例提供的第一透明电极和第二透明电极,可以为上述氧化物中的一种,或者为上述氧化物中的任意几种的混合物。本发明实施例不做具体限定。本发明实施例中的金属层的材料包含如下材料之一或组合:钼Mo、铬Cr、钛Ti、钽Ta、铜Cu、金Au、铝Al、银Ag、钨W。
需要说明的是,本发明实施例中提供的金属材料可以为上述材料中的一种,或者为由其中的几种组成的混合物,本发明实施例不做具体限定。
其中,可以通过双色调掩膜或三色调掩膜,以及涂布、曝光、显影制作覆盖栅电极、源电极、漏电极以及第一透明导电层层上的金属层上的光刻胶。
为了更加清楚明了地介绍该阵列基板的制作方法,可以结合附图进行详细说明。
本发明实施例提供的阵列基板的制作方法,包括:
步骤一,参见图2,在衬底基板21以及该衬底基板的遮光层211上沉积一层缓冲层22,且在该缓冲层22上沉积一层有源层23,在有源层23上沉积一层栅绝缘层24;
步骤二,参见图3,在图2的栅绝缘层24上沉积一层第一透明导电层(TCO)25,其中该第一透明导电层25包括:位于衬底基板21透明区域用于形成公共电极层251的透明导电层;
步骤三,参见图4,在图3中的第一透明导电层25上沉积金属层26;
步骤四,参见图5,在图4中的金属层26上形成光刻胶层27,并对该光刻胶层进行曝光工艺,形成光刻胶不保留区域271、光刻胶部分保留区域272和光刻胶完全保留区域273;
步骤五,参见图6,去除不保留区域271的光刻胶,和该不保留区域271的光刻胶下面的金属层和第一透明导电层,同时重掺杂有源层23形成掺杂区域231;
步骤六,参见图7,采用灰化工艺去除部分保留区域272的光刻胶,以及该部分保留区域272的金属层;
步骤七,参见图8,去除完全保留区域273的光刻胶,形成栅电极261、源电极262、漏电极263和第一透明电极251。
步骤八,参见图9,形成保护层28,同时形成连接有源层掺杂区域231与源电极262的过孔281,以及形成用以连接有源层的掺杂区域231与漏电极263的过孔282;其中,过孔281包括位于源电极262上方的第二过孔2811,和位于掺杂区域231上方的第一过孔2812,过孔282包括位于漏电极263上方的第三过孔2821,和位于掺杂区域231上方的第四过孔2822;
步骤九,参见图10,形成第二透明导电层,采用构图工艺形成第二透明电极291、源电极与有源层掺杂区域231的第一连接电极292、和漏电极与有源层掺杂区域231的第二连接电极293。
综上,通过本发明实施例提供的阵列基板的制作方法,首先第一构图工艺为有源层和栅绝缘层,第二构图工艺为:在栅绝缘层上形成一层第一透明导电层TCO;然后在该第一透明导电层上形成金属层;在该金属层上形成光刻胶层,然后对该光刻胶层进行曝光工艺,形成光刻胶不保留区域、光刻胶部分保留区域和光刻胶完全保留区域;去除不保留区域的光刻胶、金属层和第一透明导电层;采用灰化工艺去除部分保留区域的光刻胶和金属层,其次去除完全保留区域的光刻胶,形成栅电极、源电极、漏电极和第一透明电极,从而在一次构图工艺中形成了栅电极、源电极、漏电极和公共电极层,第三构图工艺为:在该第二构图工艺上形成的保护层,第四构图工艺为在该第三构图工艺上形成的第二透明电极和连接电极。从而使得本发明实施例提供的阵列基板共有四层构图工艺,从而减少了阵列基板的构图工艺数量,并且降低了阵列基板的生产成本,提高了生产效率,以及设备利用率。
本发明实施例提供了一种阵列基板,采用本发明实施例提供的阵列基板的制作方法形成。
本发明实施例提供了一种显示装置,包括本发明实施例提供的阵列基板。
综上所述,本发明实施例提供的阵列基板的制作方法,在栅绝缘层上形成一层第一透明导电层TCO;然后在该第一透明导电层上形成金属层;在该金属层上形成光刻胶层,然后对该光刻胶层进行曝光工艺,形成光刻胶不保留区域、光刻胶部分保留区域和光刻胶完全保留区域;去除不保留区域的光刻胶、金属层和第一透明导电层;采用灰化工艺去除部分保留区域的光刻胶和金属层,其次去除完全保留区域的光刻胶,形成栅电极、源电极、漏电极和第一透明电极,从而使得在一次构图工艺中形成了栅电极、源电极、漏电极和第一透明电极。因此,通过本发明实施例提供的阵列基板的制作方法,减少了阵列基板的构图工艺数量,降低了阵列基板的生产成本,提高了生产效率,以及设备利用率。
显然,本领域的技术人员可以对本发明进行各种改动和变型而不脱离本发明的精神和范围。这样,倘若本发明的这些修改和变型属于本发明权利要求及其等同技术的范围之内,则本发明也意图包含这些改动和变型在内。

Claims (8)

1.一种阵列基板的制作方法,其特征在于,该方法包括:
在衬底基板上依次形成第一透明导电层和金属层;
采用一次构图工艺形成栅电极、源电极、漏电极和第一透明电极;
其中,所述第一透明电极为公共电极;
其中,所述在衬底基板上形成第一透明导电层和金属层之前,该方法还包括:
在衬底基板上依次形成有源层和栅绝缘层;
在形成栅电极、源电极、漏电极和第一透明电极之后,该方法还包括:
形成保护层,其中,所述有源层包括掺杂区域,在所述保护层上与所述有源层掺杂区域、源电极和漏电极对应的位置形成露出有源层掺杂区域、源电极和漏电极的过孔;
形成第二透明导电层,采用构图工艺形成第二透明电极、源电极与所述有源层掺杂区域的第一连接电极、和漏电极与所述有源层掺杂区域的第二连接电极,所述第一连接电极和第二连接电极位于所述过孔中。
2.根据权利要求1所述的制作方法,其特征在于,所述采用一次构图工艺形成栅电极、源电极、漏电极和第一透明电极,包括:
在所述金属层上形成光刻胶层;
对所述光刻胶层进行曝光工艺,形成光刻胶不保留区域、光刻胶部分保留区域和光刻胶完全保留区域;
去除不保留区域的光刻胶、金属层和第一透明导电层;
采用灰化工艺去除部分保留区域的光刻胶;
去除部分保留区域的金属层;
去除完全保留区域的光刻胶,形成栅电极、源电极、漏电极和第一透明电极。
3.根据权利要求1所述的制作方法,其特征在于,采用一次构图工艺形成栅电极、源电极、漏电极和第一透明电极的同时,还形成了公共电极线。
4.根据权利要求1所述的制作方法,其特征在于,所述有源层为低温多晶硅,所述掺杂区域为N型掺杂。
5.根据权利要求1所述的制作方法,其特征在于,所述第二透明电极为狭缝状电极。
6.根据权利要求1所述的制作方法,其特征在于,所述第一透明电极和/或所述第二透明电极的材料为铟锡氧化物、铟镓锌氧化物、铟锡锌氧化物、锡锌氧化物、镓锌氧化物、铟镓氧化物。
7.一种阵列基板,其特征在于,采用权利要求1-6任一项所述的制作方法形成。
8.一种显示装置,其特征在于,包括权利要求7所述的阵列基板。
CN201510564851.3A 2015-09-07 2015-09-07 一种阵列基板及其制作方法、显示装置 Active CN105047610B (zh)

Priority Applications (4)

Application Number Priority Date Filing Date Title
CN201510564851.3A CN105047610B (zh) 2015-09-07 2015-09-07 一种阵列基板及其制作方法、显示装置
US15/306,550 US10181482B2 (en) 2015-09-07 2016-02-24 Array substrate and manufacturing method thereof, and display device
PCT/CN2016/074427 WO2017041447A1 (zh) 2015-09-07 2016-02-24 一种阵列基板及其制作方法、显示装置
EP16784366.3A EP3349242B1 (en) 2015-09-07 2016-02-24 Array substrate and manufacturing method therefor, and display apparatus

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN201510564851.3A CN105047610B (zh) 2015-09-07 2015-09-07 一种阵列基板及其制作方法、显示装置

Publications (2)

Publication Number Publication Date
CN105047610A CN105047610A (zh) 2015-11-11
CN105047610B true CN105047610B (zh) 2018-10-12

Family

ID=54454041

Family Applications (1)

Application Number Title Priority Date Filing Date
CN201510564851.3A Active CN105047610B (zh) 2015-09-07 2015-09-07 一种阵列基板及其制作方法、显示装置

Country Status (4)

Country Link
US (1) US10181482B2 (zh)
EP (1) EP3349242B1 (zh)
CN (1) CN105047610B (zh)
WO (1) WO2017041447A1 (zh)

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN105047610B (zh) 2015-09-07 2018-10-12 京东方科技集团股份有限公司 一种阵列基板及其制作方法、显示装置
TWI683152B (zh) * 2018-12-28 2020-01-21 友達光電股份有限公司 畫素結構
CN111862886A (zh) * 2020-08-03 2020-10-30 京东方科技集团股份有限公司 驱动基板及其制作方法和显示装置

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN102637636A (zh) * 2011-08-24 2012-08-15 京东方科技集团股份有限公司 有机薄膜晶体管阵列基板及其制作方法和显示装置
CN103227147A (zh) * 2013-01-17 2013-07-31 京东方科技集团股份有限公司 Tft-lcd阵列基板及其制造方法、液晶显示器
CN103383946A (zh) * 2013-07-12 2013-11-06 京东方科技集团股份有限公司 一种阵列基板、显示装置及阵列基板的制备方法
CN104078492A (zh) * 2014-05-22 2014-10-01 友达光电股份有限公司 像素结构
CN104637955A (zh) * 2015-01-30 2015-05-20 京东方科技集团股份有限公司 一种阵列基板及其制作方法、显示装置

Family Cites Families (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR20090075554A (ko) * 2008-01-04 2009-07-08 삼성전자주식회사 액정 표시 장치와 그 제조 방법
JP4727702B2 (ja) * 2008-09-11 2011-07-20 株式会社 日立ディスプレイズ 液晶表示装置、及びその製造方法
CN102455593B (zh) 2010-10-25 2013-10-09 京东方科技集团股份有限公司 光刻胶图案的形成方法和阵列基板的制造方法
KR101802935B1 (ko) * 2011-04-13 2017-12-29 엘지디스플레이 주식회사 횡전계 방식 액정표시장치 및 그 제조방법
CN102646792B (zh) 2011-05-18 2015-07-22 京东方科技集团股份有限公司 有机薄膜晶体管阵列基板及其制备方法
US8563341B2 (en) * 2012-02-06 2013-10-22 Shenzhen China Star Optoelectronics Technology Co., Ltd. Thin film transistor array substrate and manufacturing method for the same
CN102655155B (zh) * 2012-02-27 2015-03-11 京东方科技集团股份有限公司 阵列基板及其制造方法和显示装置
CN102709237B (zh) * 2012-03-05 2014-06-25 京东方科技集团股份有限公司 薄膜场效应晶体管阵列基板及其制造方法、电子器件
CN103107134B (zh) 2013-01-28 2014-12-10 京东方科技集团股份有限公司 一种阵列基板及其制作方法、液晶显示装置
CN103208491B (zh) * 2013-02-25 2015-12-02 京东方科技集团股份有限公司 阵列基板及其制造方法、显示装置
CN104022077B (zh) * 2014-05-27 2017-01-25 京东方科技集团股份有限公司 阵列基板及其制作方法、显示装置
CN104282769B (zh) * 2014-09-16 2017-05-10 京东方科技集团股份有限公司 薄膜晶体管的制备方法、阵列基板的制备方法
CN105047610B (zh) 2015-09-07 2018-10-12 京东方科技集团股份有限公司 一种阵列基板及其制作方法、显示装置

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN102637636A (zh) * 2011-08-24 2012-08-15 京东方科技集团股份有限公司 有机薄膜晶体管阵列基板及其制作方法和显示装置
CN103227147A (zh) * 2013-01-17 2013-07-31 京东方科技集团股份有限公司 Tft-lcd阵列基板及其制造方法、液晶显示器
CN103383946A (zh) * 2013-07-12 2013-11-06 京东方科技集团股份有限公司 一种阵列基板、显示装置及阵列基板的制备方法
CN104078492A (zh) * 2014-05-22 2014-10-01 友达光电股份有限公司 像素结构
CN104637955A (zh) * 2015-01-30 2015-05-20 京东方科技集团股份有限公司 一种阵列基板及其制作方法、显示装置

Also Published As

Publication number Publication date
US20170271373A1 (en) 2017-09-21
EP3349242B1 (en) 2021-10-27
EP3349242A4 (en) 2019-04-24
US10181482B2 (en) 2019-01-15
EP3349242A1 (en) 2018-07-18
WO2017041447A1 (zh) 2017-03-16
CN105047610A (zh) 2015-11-11

Similar Documents

Publication Publication Date Title
CN103268878B (zh) Tft阵列基板、tft阵列基板的制作方法及显示装置
CN105489552B (zh) Ltps阵列基板的制作方法
CN108231795A (zh) 阵列基板、制作方法、显示面板及显示装置
CN104637955B (zh) 一种阵列基板及其制作方法、显示装置
CN105702623B (zh) Tft阵列基板的制作方法
CN103765597B (zh) 薄膜晶体管及其制作方法、阵列基板、显示装置和阻挡层
CN105070727B (zh) 一种薄膜晶体管阵列基板、其制作方法及显示装置
CN104102059A (zh) Tft阵列基板及其制造方法
CN104538352A (zh) 阵列基板及其制造方法、显示装置
CN103412450A (zh) 阵列基板及其制作方法和显示装置
CN104965362A (zh) 一种阵列基板及其制备方法、显示装置
CN102709236A (zh) 阵列基板及其制造方法、显示装置
CN105068335A (zh) 一种ffs阵列基板的制造方法
CN103018977A (zh) 一种阵列基板及其制造方法
CN105047610B (zh) 一种阵列基板及其制作方法、显示装置
CN104091806B (zh) 一种阵列基板及其制作方法和显示面板
CN103915451A (zh) 一种阵列基板及其制造方法、显示装置
CN103700663B (zh) 一种阵列基板及其制作方法、显示装置
CN104576526B (zh) 一种阵列基板及其制备方法和显示装置
CN104916649A (zh) 阵列基板及其制造方法
CN103489900A (zh) 一种阻挡层及其制备方法、薄膜晶体管、阵列基板
CN102254861B (zh) 薄膜晶体管矩阵基板及显示面板的制造方法
CN105826248A (zh) Ffs模式的阵列基板及制作方法
CN102637631B (zh) 一种薄膜晶体管液晶显示器阵列基板的制造方法
CN106298813A (zh) 一种显示基板及其制作方法、显示装置

Legal Events

Date Code Title Description
C06 Publication
PB01 Publication
C10 Entry into substantive examination
SE01 Entry into force of request for substantive examination
GR01 Patent grant
GR01 Patent grant