CN101303967B - 半导体装置的制造方法 - Google Patents
半导体装置的制造方法 Download PDFInfo
- Publication number
- CN101303967B CN101303967B CN2008100907193A CN200810090719A CN101303967B CN 101303967 B CN101303967 B CN 101303967B CN 2008100907193 A CN2008100907193 A CN 2008100907193A CN 200810090719 A CN200810090719 A CN 200810090719A CN 101303967 B CN101303967 B CN 101303967B
- Authority
- CN
- China
- Prior art keywords
- layer
- semiconductor substrate
- single crystal
- crystal semiconductor
- support substrates
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/302—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
- H01L21/306—Chemical or electrical treatment, e.g. electrolytic etching
- H01L21/308—Chemical or electrical treatment, e.g. electrolytic etching using masks
- H01L21/3081—Chemical or electrical treatment, e.g. electrolytic etching using masks characterised by their composition, e.g. multilayer masks, materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/7624—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
- H01L21/76251—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques
- H01L21/76254—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques with separation/delamination along an ion implanted layer, e.g. Smart-cut, Unibond
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/7624—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
- H01L21/76251—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques
- H01L21/76259—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques with separation/delamination along a porous layer
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/01—Manufacture or treatment
- H10D86/021—Manufacture or treatment of multiple TFTs
- H10D86/0214—Manufacture or treatment of multiple TFTs using temporary substrates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/40—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/40—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs
- H10D86/60—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs wherein the TFTs are in active matrices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/031—Manufacture or treatment of FETs having insulated gates [IGFET] of thin-film transistors [TFT]
- H10D30/0321—Manufacture or treatment of FETs having insulated gates [IGFET] of thin-film transistors [TFT] comprising silicon, e.g. amorphous silicon or polysilicon
- H10D30/0323—Manufacture or treatment of FETs having insulated gates [IGFET] of thin-film transistors [TFT] comprising silicon, e.g. amorphous silicon or polysilicon comprising monocrystalline silicon
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Thin Film Transistor (AREA)
- Recrystallisation Techniques (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2007127270 | 2007-05-11 | ||
| JP2007-127270 | 2007-05-11 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| CN101303967A CN101303967A (zh) | 2008-11-12 |
| CN101303967B true CN101303967B (zh) | 2012-05-30 |
Family
ID=39969907
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| CN2008100907193A Expired - Fee Related CN101303967B (zh) | 2007-05-11 | 2008-03-31 | 半导体装置的制造方法 |
Country Status (5)
| Country | Link |
|---|---|
| US (3) | US7601601B2 (enExample) |
| JP (1) | JP5348939B2 (enExample) |
| KR (1) | KR101443580B1 (enExample) |
| CN (1) | CN101303967B (enExample) |
| TW (1) | TWI455245B (enExample) |
Families Citing this family (24)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP5507063B2 (ja) | 2007-07-09 | 2014-05-28 | 株式会社半導体エネルギー研究所 | 半導体装置の作製方法 |
| US8101501B2 (en) * | 2007-10-10 | 2012-01-24 | Semiconductor Energy Laboratory Co., Ltd. | Method of manufacturing semiconductor device |
| JP2010114409A (ja) * | 2008-10-10 | 2010-05-20 | Sony Corp | Soi基板とその製造方法、固体撮像装置とその製造方法、および撮像装置 |
| JP5618521B2 (ja) * | 2008-11-28 | 2014-11-05 | 株式会社半導体エネルギー研究所 | 半導体装置の作製方法 |
| TWI607670B (zh) * | 2009-01-08 | 2017-12-01 | 半導體能源研究所股份有限公司 | 發光裝置及電子裝置 |
| JP2010161671A (ja) * | 2009-01-09 | 2010-07-22 | Murata Mfg Co Ltd | 圧電デバイスの製造方法 |
| US8048773B2 (en) * | 2009-03-24 | 2011-11-01 | Semiconductor Energy Laboratory Co., Ltd. | Method for manufacturing SOI substrate |
| US8043938B2 (en) * | 2009-05-14 | 2011-10-25 | Semiconductor Energy Laboratory Co., Ltd. | Method for manufacturing SOI substrate and SOI substrate |
| GB0914251D0 (en) | 2009-08-14 | 2009-09-30 | Nat Univ Ireland Cork | A hybrid substrate |
| JP5866088B2 (ja) * | 2009-11-24 | 2016-02-17 | 株式会社半導体エネルギー研究所 | Soi基板の作製方法 |
| US8476147B2 (en) * | 2010-02-03 | 2013-07-02 | Semiconductor Energy Laboratory Co., Ltd. | SOI substrate and manufacturing method thereof |
| JP5355618B2 (ja) * | 2011-03-10 | 2013-11-27 | 三星ディスプレイ株式會社 | 可撓性表示装置及びこの製造方法 |
| JP6040609B2 (ja) * | 2012-07-20 | 2016-12-07 | 東京エレクトロン株式会社 | 成膜装置及び成膜方法 |
| KR102007834B1 (ko) * | 2013-06-27 | 2019-08-07 | 엘지디스플레이 주식회사 | 가요성 표시장치의 제조방법 |
| CN107924810B (zh) * | 2015-09-04 | 2022-09-30 | 南洋理工大学 | 包封基板的方法 |
| CN108417523B (zh) * | 2018-04-16 | 2020-08-04 | 歌尔股份有限公司 | Led衬底的剥离方法 |
| CN108493106B (zh) * | 2018-05-15 | 2020-10-02 | 浙江蓝晶芯微电子有限公司 | 一种半导体晶圆刻蚀方法 |
| US11050012B2 (en) * | 2019-04-01 | 2021-06-29 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method to protect electrodes from oxidation in a MEMS device |
| US11728199B2 (en) * | 2019-12-23 | 2023-08-15 | Asmpt Nexx, Inc. | Substrate support features and method of application |
| CN111106029B (zh) * | 2019-12-31 | 2023-02-10 | 深圳市锐骏半导体股份有限公司 | 一种晶圆快速热处理机台的监控方法 |
| CN111366618B (zh) * | 2020-04-01 | 2022-07-29 | 上海华虹宏力半导体制造有限公司 | 一种温湿度传感器及其制造方法 |
| US20240153822A1 (en) * | 2021-03-09 | 2024-05-09 | Tokyo Electron Limited | Semiconductor chip manufacturing method and substrate processing apparatus |
| TW202327047A (zh) * | 2021-12-16 | 2023-07-01 | 新加坡商發明與合作實驗室有限公司 | 高性能運算和高儲存容量的同構/異構積體電路系統 |
| US20240258118A1 (en) * | 2023-01-27 | 2024-08-01 | Destination 2D Inc. | Large-area wafer-scale cmos-compatible 2d-material intercalation doping tools, processes, and methods, including doping of synthesized graphene |
Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN1200560A (zh) * | 1997-03-26 | 1998-12-02 | 佳能株式会社 | 半导体衬底及其制作方法 |
| CN1272684A (zh) * | 1999-02-02 | 2000-11-08 | 佳能株式会社 | 衬底及其制造方法 |
Family Cites Families (44)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH0254532A (ja) * | 1988-08-17 | 1990-02-23 | Sony Corp | Soi基板の製造方法 |
| US5347154A (en) * | 1990-11-15 | 1994-09-13 | Seiko Instruments Inc. | Light valve device using semiconductive composite substrate |
| TW211621B (enExample) * | 1991-07-31 | 1993-08-21 | Canon Kk | |
| FR2681472B1 (fr) | 1991-09-18 | 1993-10-29 | Commissariat Energie Atomique | Procede de fabrication de films minces de materiau semiconducteur. |
| EP1043768B1 (en) * | 1992-01-30 | 2004-09-08 | Canon Kabushiki Kaisha | Process for producing semiconductor substrates |
| JP3237888B2 (ja) * | 1992-01-31 | 2001-12-10 | キヤノン株式会社 | 半導体基体及びその作製方法 |
| TW330313B (en) * | 1993-12-28 | 1998-04-21 | Canon Kk | A semiconductor substrate and process for producing same |
| US6107213A (en) * | 1996-02-01 | 2000-08-22 | Sony Corporation | Method for making thin film semiconductor |
| US5831276A (en) * | 1995-06-07 | 1998-11-03 | Micron Technology, Inc. | Three-dimensional container diode for use with multi-state material in a non-volatile memory cell |
| JPH10284431A (ja) | 1997-04-11 | 1998-10-23 | Sharp Corp | Soi基板の製造方法 |
| US6191007B1 (en) * | 1997-04-28 | 2001-02-20 | Denso Corporation | Method for manufacturing a semiconductor substrate |
| US6534380B1 (en) * | 1997-07-18 | 2003-03-18 | Denso Corporation | Semiconductor substrate and method of manufacturing the same |
| JPH1145862A (ja) * | 1997-07-24 | 1999-02-16 | Denso Corp | 半導体基板の製造方法 |
| JPH1174208A (ja) * | 1997-08-27 | 1999-03-16 | Denso Corp | 半導体基板の製造方法 |
| JPH11163363A (ja) | 1997-11-22 | 1999-06-18 | Semiconductor Energy Lab Co Ltd | 半導体装置およびその作製方法 |
| JP2000012864A (ja) | 1998-06-22 | 2000-01-14 | Semiconductor Energy Lab Co Ltd | 半導体装置の作製方法 |
| US6093623A (en) * | 1998-08-04 | 2000-07-25 | Micron Technology, Inc. | Methods for making silicon-on-insulator structures |
| JP2000077287A (ja) * | 1998-08-26 | 2000-03-14 | Nissin Electric Co Ltd | 結晶薄膜基板の製造方法 |
| JP4476390B2 (ja) * | 1998-09-04 | 2010-06-09 | 株式会社半導体エネルギー研究所 | 半導体装置の作製方法 |
| JP2000124092A (ja) | 1998-10-16 | 2000-04-28 | Shin Etsu Handotai Co Ltd | 水素イオン注入剥離法によってsoiウエーハを製造する方法およびこの方法で製造されたsoiウエーハ |
| US6380019B1 (en) | 1998-11-06 | 2002-04-30 | Advanced Micro Devices, Inc. | Method of manufacturing a transistor with local insulator structure |
| US6375738B1 (en) * | 1999-03-26 | 2002-04-23 | Canon Kabushiki Kaisha | Process of producing semiconductor article |
| JP2001015721A (ja) * | 1999-04-30 | 2001-01-19 | Canon Inc | 複合部材の分離方法及び薄膜の製造方法 |
| US20010053559A1 (en) * | 2000-01-25 | 2001-12-20 | Semiconductor Energy Laboratory Co., Ltd. | Method of fabricating display device |
| US6583440B2 (en) | 2000-11-30 | 2003-06-24 | Seiko Epson Corporation | Soi substrate, element substrate, semiconductor device, electro-optical apparatus, electronic equipment, method of manufacturing the soi substrate, method of manufacturing the element substrate, and method of manufacturing the electro-optical apparatus |
| JP4507395B2 (ja) * | 2000-11-30 | 2010-07-21 | セイコーエプソン株式会社 | 電気光学装置用素子基板の製造方法 |
| US6601783B2 (en) * | 2001-04-25 | 2003-08-05 | Dennis Chisum | Abrasivejet nozzle and insert therefor |
| US6566158B2 (en) * | 2001-08-17 | 2003-05-20 | Rosemount Aerospace Inc. | Method of preparing a semiconductor using ion implantation in a SiC layer |
| US6818529B2 (en) * | 2002-09-12 | 2004-11-16 | Applied Materials, Inc. | Apparatus and method for forming a silicon film across the surface of a glass substrate |
| US6750117B1 (en) * | 2002-12-23 | 2004-06-15 | Macronix International Co., Ltd. | Shallow trench isolation process |
| JP4581348B2 (ja) * | 2003-08-26 | 2010-11-17 | 信越半導体株式会社 | 貼り合わせウエーハの製造方法およびsoiウエーハ |
| US20050048736A1 (en) * | 2003-09-02 | 2005-03-03 | Sebastien Kerdiles | Methods for adhesive transfer of a layer |
| JP5110772B2 (ja) | 2004-02-03 | 2012-12-26 | 株式会社半導体エネルギー研究所 | 半導体薄膜層を有する基板の製造方法 |
| US7410882B2 (en) * | 2004-09-28 | 2008-08-12 | Palo Alto Research Center Incorporated | Method of manufacturing and structure of polycrystalline semiconductor thin-film heterostructures on dissimilar substrates |
| US7148124B1 (en) * | 2004-11-18 | 2006-12-12 | Alexander Yuri Usenko | Method for forming a fragile layer inside of a single crystalline substrate preferably for making silicon-on-insulator wafers |
| US8153511B2 (en) * | 2005-05-30 | 2012-04-10 | Semiconductor Energy Laboratory Co., Ltd. | Method for manufacturing semiconductor device |
| US7638381B2 (en) * | 2005-10-07 | 2009-12-29 | International Business Machines Corporation | Methods for fabricating a semiconductor structure using a mandrel and semiconductor structures formed thereby |
| US7288458B2 (en) | 2005-12-14 | 2007-10-30 | Freescale Semiconductor, Inc. | SOI active layer with different surface orientation |
| JP4610515B2 (ja) * | 2006-04-21 | 2011-01-12 | 株式会社半導体エネルギー研究所 | 剥離方法 |
| US20070281440A1 (en) * | 2006-05-31 | 2007-12-06 | Jeffrey Scott Cites | Producing SOI structure using ion shower |
| EP1975998A3 (en) | 2007-03-26 | 2013-12-04 | Semiconductor Energy Laboratory Co., Ltd. | Method for manufacturing a plurality of island-shaped SOI structures |
| CN101281912B (zh) * | 2007-04-03 | 2013-01-23 | 株式会社半导体能源研究所 | Soi衬底及其制造方法以及半导体装置 |
| KR101400699B1 (ko) * | 2007-05-18 | 2014-05-29 | 가부시키가이샤 한도오따이 에네루기 켄큐쇼 | 반도체 기판 및 반도체 장치 및 그 제조 방법 |
| SG160295A1 (en) * | 2008-09-29 | 2010-04-29 | Semiconductor Energy Lab | Method for manufacturing semiconductor device |
-
2008
- 2008-03-21 KR KR1020080026203A patent/KR101443580B1/ko not_active Expired - Fee Related
- 2008-03-27 TW TW097111074A patent/TWI455245B/zh not_active IP Right Cessation
- 2008-03-28 US US12/078,214 patent/US7601601B2/en not_active Expired - Fee Related
- 2008-03-31 CN CN2008100907193A patent/CN101303967B/zh not_active Expired - Fee Related
- 2008-05-09 JP JP2008123316A patent/JP5348939B2/ja not_active Expired - Fee Related
-
2009
- 2009-08-25 US US12/546,719 patent/US7902041B2/en not_active Expired - Fee Related
-
2011
- 2011-01-25 US US13/012,844 patent/US8629433B2/en not_active Expired - Fee Related
Patent Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN1200560A (zh) * | 1997-03-26 | 1998-12-02 | 佳能株式会社 | 半导体衬底及其制作方法 |
| CN1272684A (zh) * | 1999-02-02 | 2000-11-08 | 佳能株式会社 | 衬底及其制造方法 |
Non-Patent Citations (3)
| Title |
|---|
| JP特开2000-124092A 2000.04.28 |
| JP特开2005-252244A 2005.09.15 |
| JP特开平11-163363A 1999.06.18 |
Also Published As
| Publication number | Publication date |
|---|---|
| US20090309183A1 (en) | 2009-12-17 |
| US7902041B2 (en) | 2011-03-08 |
| CN101303967A (zh) | 2008-11-12 |
| US20110114948A1 (en) | 2011-05-19 |
| US7601601B2 (en) | 2009-10-13 |
| TW200908209A (en) | 2009-02-16 |
| KR101443580B1 (ko) | 2014-10-30 |
| TWI455245B (zh) | 2014-10-01 |
| JP2008311635A (ja) | 2008-12-25 |
| KR20080100120A (ko) | 2008-11-14 |
| JP5348939B2 (ja) | 2013-11-20 |
| US8629433B2 (en) | 2014-01-14 |
| US20080280417A1 (en) | 2008-11-13 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| CN101303967B (zh) | 半导体装置的制造方法 | |
| KR101400699B1 (ko) | 반도체 기판 및 반도체 장치 및 그 제조 방법 | |
| EP1993127B1 (en) | Manufacturing method of SOI substrate | |
| TWI527151B (zh) | 用以生產soi基板及半導體裝置的方法 | |
| CN101393859B (zh) | 设置有半导体膜的衬底及其制造方法 | |
| CN101409222B (zh) | Soi衬底的制造方法 | |
| TWI470735B (zh) | 絕緣層上覆矽(soi)基板之製造方法 | |
| JP4970354B2 (ja) | 半導体装置の作製方法 | |
| US8847314B2 (en) | SOI substrate and manufacturing method of the same, and semiconductor device | |
| EP1998369B1 (en) | Semiconductor substrate and manufacturing method of semiconductor device | |
| KR101561855B1 (ko) | Soi기판의 제작방법 | |
| US20110315900A1 (en) | Method for manufacturing soi substrate | |
| CN102592977A (zh) | 半导体装置的制造方法 | |
| US20080286910A1 (en) | Method for manufacturing SOI substrate and method for manufacturing semiconductor device | |
| JP5252867B2 (ja) | 半導体基板の製造方法 | |
| JPH07326665A (ja) | Soi基板の製造方法および半導体装置の製造方法 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| C06 | Publication | ||
| PB01 | Publication | ||
| C10 | Entry into substantive examination | ||
| SE01 | Entry into force of request for substantive examination | ||
| C14 | Grant of patent or utility model | ||
| GR01 | Patent grant | ||
| CF01 | Termination of patent right due to non-payment of annual fee | ||
| CF01 | Termination of patent right due to non-payment of annual fee |
Granted publication date: 20120530 |